A Fast Scrubbing Method Based on Triple Modular Redundancy for SRAM-Based FPGAs

被引:0
作者
Zhang, Rong-Sheng [1 ]
Xiao, Li-Yi [1 ]
Cao, Xue-Bing [1 ]
Li, Jie [1 ]
Li, Jia-Qiang [1 ]
Li, Lin-Zhe [1 ]
机构
[1] Harbin Inst Technol, Microelect Ctr, Harbin 150001, Heilongjiang, Peoples R China
来源
2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT) | 2018年
关键词
SRAM-based FPGAs; reliability; scrubbing; fault injection; ALPHA MAGNETIC SPECTROMETER; DIGITAL SIGNAL PROCESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In recent years, SRAM-based FPGAs (Field Programmable Gate Arrays) have been popular in space applications because of their high speed and reconfigurability. The specific structure cell SRAM (Static Random Access Memory) not only speed up the user design but also speed up the configuration and reconfiguration. However, SRAM is very sensitive to the space particles that can change the value stored in SRAM. For improving the reliability of user design in SRAM-based FPGA, this paper proposes a scrubbing method based on TMR (Triple Modular Redundancy) for SRAM-based FPGAs. This method improves the reliability of TMR design by reducing the possibility of SEUs accumulation. We test the proposed scrubbing method through fault injection and the experimental results indicate the proposed scrubbing method can improve the reliability of TMR design in SRAM-based FPGAs.
引用
收藏
页码:1291 / 1293
页数:3
相关论文
共 9 条
  • [1] [Anonymous], 2015, P 2015 16 LAT AM TES
  • [2] Soft error mitigation for SRAM-based FPGAs
    Asadi, GH
    Tahoori, MB
    [J]. 23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 207 - 212
  • [3] Evaluating Neutron Induced SEE in SRAM-Based FPGA Protected by Hardware- and Software-Based Fault Tolerant Techniques
    Azambuja, Jose Rodrigo
    Nazar, Gabriel
    Rech, Paolo
    Carro, Luigi
    Kastensmidt, Fernanda Lima
    Fairbanks, Thomas
    Quinn, Heather
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (06) : 4243 - 4250
  • [4] On-Orbit Single Event Effect of the Digital Signal Processor of the Alpha Magnetic Spectrometer and Discrepancy Analysis for the Rate Prediction
    Fan, Yun Yun
    Cai, Xu Dong
    He, Chao Hui
    Liu, Dong
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (05) : 1140 - 1146
  • [5] Design Techniques for Xilinx Virtex FPGA Configuration Memory Scrubbers
    Herrera-Alzu, I.
    Lopez-Vallejo, M.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (01) : 376 - 385
  • [6] SEU Recovery Mechanism for SRAM-Based FPGAs
    Legat, Uros
    Biasizzo, Anton
    Novak, Franc
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (05) : 2562 - 2571
  • [7] Single Event Upset Analysis: On-orbit performance of the Alpha Magnetic Spectrometer Digital Signal Processor Memory aboard the International Space Station
    Li, Jiaqiang
    Choutko, Vitaly
    Xiao, Liyi
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2018, 885 : 98 - 104
  • [8] Selective triple modular redundancy (STMR) based single-event upset (SEU) tolerant synthesis for FPGAs
    Samudrala, PK
    Ramos, J
    Katkoori, S
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (05) : 2957 - 2969
  • [9] Zhang RS, 2017, INT CONF ASIC, P359, DOI 10.1109/ASICON.2017.8252487