A Low-Power FPGA Based on Autonomous Fine-Grain Power Gating

被引:30
作者
Ishihara, Shota [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Sendai, Miyagi 9808579, Japan
关键词
Asynchronous architecture; asynchronous field-programmable gate array (FPGA); level-encoded dual-rail (LEDR) encoding; reconfigurable VLSI; self-timed architecture;
D O I
10.1109/TVLSI.2010.2050500
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA) based on lookup table level fine-grain power gating with small overheads. The power gating technique implemented in the proposed architecture can directly detect the activity of each look-up-table easily by exploiting features of asynchronous architectures. Moreover, detecting the data arrival in advance prevents the delay increase for waking-up and the power consumption of unnecessary power switching. Since the power gating technique has small overheads, the granularity size of a power-gated domain is as fine as a single two-input and one-output lookup table. The proposed FPGA is fabricated using the ASPLA 90-nm CMOS process with dual threshold voltages. We use an image processing application called "template matching" for evaluation. Since the proposed FPGA is suitable for processing where the workload changes dynamically, an adaptive algorithm where a small computational kernel is employed. Compared to a synchronous FPGA and an asynchronous FPGA without power gating, the power consumption is reduced respectively by 38% and 15% at 85 degrees C.
引用
收藏
页码:1394 / 1406
页数:13
相关论文
共 38 条
[1]  
[Anonymous], C ADV RES VLSI
[2]  
Cheng H, 2006, DES AUT TEST EUROPE, P1054
[3]  
Enomoto T, 1999, ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, P203, DOI 10.1109/ISCAS.1999.779977
[4]  
Gajski D., 1985, PRINCIPLES CMOS VLSI
[5]  
George V., 1999, Proceedings. 1999 International Symposium on Low Power Electronics and Design (Cat. No.99TH8477), P188, DOI 10.1109/LPE.1999.799437
[6]  
Hariyama M, 2004, IEICE T ELECTRON, VE87C, P1897
[7]  
Hariyama M, 2007, IEEE ASIAN SOLID STA, P380
[8]   Evaluation of a field-programmable VLSI based on an asynchronous bit-serial architecture [J].
Hariyama, Masanori ;
Ishihara, Shota ;
Kameyama, Michitaka .
IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (09) :1419-1426
[9]  
Hariyama M, 2008, MIDWEST SYMP CIRCUIT, P430, DOI 10.1109/MWSCAS.2008.4616828
[10]  
Hu ZG, 2004, ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P32