A Fully-Integrated Low-Dropout Regulator With Full-Spectrum Power Supply Rejection

被引:152
作者
Lu, Yan [1 ]
Wang, Yipeng [1 ]
Pan, Quan [1 ]
Ki, Wing-Hung [1 ]
Yue, C. Patrick [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Hong Kong, Peoples R China
关键词
Amplifier; flipped voltage follower; low dropout regulator (LDO); power supply rejection (PSR); LOW-QUIESCENT CURRENT; VOLTAGE; LDO;
D O I
10.1109/TCSI.2014.2380644
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully-integrated low-dropout regulator (LDO) with fast transient response and full spectrum power supply rejection (PSR) is proposed to provide a clean supply for noise-sensitive building blocks in wideband communication systems. With the proposed point-of-load LDO, chip-level high-frequency glitches are well attenuated, consequently the system performance is improved. A tri-loop LDO architecture is proposed and verified in a 65 nm CMOS process. In comparison to other fully-integrated designs, the output pole is set to be the dominant pole, and the internal poles are pushed to higher frequencies with only 50 mu A of total quiescent current. For a 1.2 V input voltage and 1 V output voltage, the measured undershoot and overshoot is only 43 mV and 82 mV, respectively, for load transient of 0 mu A to 10 mA within edge times of 200 ps. It achieves a transient response time of 1.15 ns and the figure-of-merit (FOM) of 5.74 ps. PSR is measured to be better than -12 dB over the whole spectrum (DC to 20 GHz tested). The prototype chip measures 260 x 90 mu m(2), including 140 pF of stacked on-chip capacitors.
引用
收藏
页码:707 / 716
页数:10
相关论文
共 25 条
[1]   A transient-enhanced low-quiescent current low-dropout regulator with buffer impedance attenuation [J].
Al-Shyoukh, Mohammad ;
Lee, Hoi ;
Perez, Raul .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (08) :1732-1742
[2]   A 22 nm All-Digital Dynamically Adaptive Clock Distribution for Supply Voltage Droop Tolerance [J].
Bowman, Keith A. ;
Tokunaga, Carlos ;
Karnik, Tanay ;
De, Vivek K. ;
Tschanz, James W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) :907-916
[3]   Dual-Loop System of Distributed Microregulators With High DC Accuracy, Load Response Time Below 500 ps, and 85-mV Dropout Voltage [J].
Bulzacchelli, John F. ;
Toprak-Deniz, Zeynep ;
Rasmus, Todd M. ;
Iadanza, Joseph A. ;
Bucossi, William L. ;
Kim, Seongwon ;
Blanco, Rafael ;
Cox, Carrie E. ;
Chhabra, Mohak ;
LeBlanc, Christopher D. ;
Trudeau, Christian L. ;
Friedman, Daniel J. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (04) :863-874
[4]   Embedded 5 V to 3.3 V voltage regulator for supplying digital IC's in 3.3 V CMOS technology [J].
den Besten, GW ;
Nauta, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) :956-962
[5]   High PSR Low Drop-Out Regulator With Feed-Forward Ripple Cancellation Technique [J].
El-Nozahi, Mohamed ;
Amer, Ahmed ;
Torres, Joselyn ;
Entesari, Kamran ;
Sanchez-Sinencio, Edgar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (03) :565-577
[6]   A 6-μW Chip-Area-Efficient Output-Capacitorless LDO in 90-nm CMOS Technology [J].
Guo, Jianping ;
Leung, Ka Nang .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (09) :1896-1905
[7]   Analysis and design of monolithic, high PSR, linear regulators for SoC applications [J].
Gupta, V ;
Rincón-Mora, GA ;
Raha, P .
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, :311-315
[8]  
Gupta Vishal., 2007, 2007 IEEE International Solid-State Circuits Conference ISSCC, P520
[9]   WiFall: Device-free Fall Detection by Wireless Networks [J].
Han, Chunmei ;
Wu, Kaishun ;
Wang, Yuxi ;
Ni, Lionel M. .
2014 PROCEEDINGS IEEE INFOCOM, 2014, :271-279
[10]   Area-efficient linear regulator with ultra-fast load regulation [J].
Hazucha, P ;
Karnik, T ;
Bloechel, BA ;
Parsons, C ;
Finan, D ;
Borkar, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :933-940