3D analytical modeling and electrical characteristics analysis of gate-engineered SiO2/HfO2-stacked tri-gate TFET

被引:3
作者
Dash, Dinesh Kumar [1 ]
Saha, Priyanka [1 ]
Mahajan, Aman [1 ]
Kumari, Tripty [1 ]
Sarkar, Subir Kumar [1 ]
机构
[1] Jadavpur Univ, Dept Elect & Telecommun Engn, Kolkata 700032, India
关键词
TFET; 3D modeling; Triple metal; Kane's model; BTBT; Gate stack; 85; 30; -z; DRAIN CURRENT MODEL; TUNNEL FET; TRANSISTORS; DEVICE; MOSFET;
D O I
10.1007/s12648-019-01446-2
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
In this paper, we have incorporated the novel concept of gate material engineering in a three-dimensional tri-gate TFET structure with SiO2/HfO2-stacked gate oxide to reap the dual benefits of triple gate material and dielectric engineering in a single device. A detailed 3D analytical modeling of electrostatic potential distribution and electric field of the proposed structure is developed here solving 3D Poisson's equation with suitable boundary conditions. Tunneling current is then extracted by integrating the band-to-band tunneling generation rate over the volume of the device. A comprehensive performance analysis of the present structure is analyzed in terms of potential profile, electric field and ON-current characteristics of the device by varying several parameters such as channel length, channel thickness, oxide thickness, applied gate and drain bias voltages. An overall performance comparison of the proposed structure with dual and single gate material equivalent tri-gate TFET structures with and without high-k gate stack is also demonstrated to explore the functional efficiency of the present structure. The results of the derived analytical model are compared with SILVACO ATLAS simulated data verifying the accuracy of our model in order to validate it for establishing the superiority of the structure.
引用
收藏
页码:219 / 232
页数:14
相关论文
共 33 条
[1]   Controlling Ambipolar Current in Tunneling FETs Using Overlapping Gate-on-Drain [J].
Abdi, Dawit B. ;
Kumar, M. Jagadesh .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2014, 2 (06) :187-190
[2]  
ADAN AO, 1998, SOI C 1998 P 1998 IE, P9
[3]  
[Anonymous], 2013, ATLAS 2 DEV SIM
[4]   Surface Potential and Drain Current Analytical Model of Gate All Around Triple Metal TFET [J].
Bagga, Navjeet ;
Dasgupta, Sudeb .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (02) :606-613
[5]  
Banerjee P, 2017, PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), P437, DOI 10.1109/DEVIC.2017.8073987
[6]   3-D analytical modeling of high-k gate stack dual-material tri-gate strained silicon-on-nothing MOSFET with dual-material bottom gate for suppressing short channel effects [J].
Banerjee, Pritha ;
Sarkar, Subir Kumar .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) :631-639
[7]   3-D Analytical Modeling of Dual-Material Triple-Gate Silicon-on-Nothing MOSFET [J].
Banerjee, Pritha ;
Sarkar, Subir Kumar .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (02) :368-375
[8]   Universality of Short-Channel Effects in Undoped-Body Silicon Nanowire MOSFETs [J].
Bangsaruntip, Sarunya ;
Cohen, Guy M. ;
Majumdar, Amlan ;
Sleight, Jeffrey W. .
IEEE ELECTRON DEVICE LETTERS, 2010, 31 (09) :903-905
[9]   Scaling the vertical tunnel FET with tunnel bandgap modulation and gate workfunction engineering [J].
Bhuwalka, KK ;
Schulze, J ;
Eisele, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (05) :909-917
[10]   Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec [J].
Choi, Woo Young ;
Park, Byung-Gook ;
Lee, Jong Duk ;
Liu, Tsu-Jae King .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) :743-745