Dynamic Performance Improvement of Multiple Delayed Signal Cancelation Filters Based Three-Phase Enhanced-PLL

被引:42
作者
Gude, Srinivas [1 ]
Chu, Chia-Chi [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
DC offsets; harmonics; multiple delayed signal cancelation (MDSC); three-phase enhanced phase-locked loop (3P-EPLL); unbalance; PHASE-LOCKED-LOOP; SELECTIVE HARMONIC DETECTION; GRID SYNCHRONIZATION; SYSTEM; EPLL; DESIGN;
D O I
10.1109/TIA.2018.2819131
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Phase-locked loop (PLL) techniques are widely utilized for synchronization and control of grid-connected power electronic systems for estimation of phase angle, frequency, and amplitude of the grid voltage. Recently, an advanced scheme called the three-phase enhanced PLL (3P-EPLL) has been proposed for estimating the grid voltage information. However, recent studies have shown that this 3P-EPLL cannot provide accurate estimations under adverse grid conditions, especially when the grid voltage is polluted with harmonics, dc offsets, and unbalance. This paper proposes an improved scheme of 3P-EPLL. A novel filtering technique called the multiple delayed signal cancelation (MDSC) is integrated into both the phase-angle estimation loop, and the amplitude estimation loop of the 3P-EPLL for eliminating periodic ripples due to harmonics and unbalance in the grid voltage. MDSC filters can indeed provide more flexibility to configure the lowest undesired harmonics, and can have less delay time in the digital implementations when compared with moving average filters and cascaded delayed signal cancelation filters. Thus, the fast response time of the filter is expected. To improve the dynamic performance of the 3P-EPLL, the proportional-integral-derivative controller is used instead of the conventional proportional-integral controller. Comprehensive analysis of the MDSC-based 3P-EPLL is investigated. Both simulations and experimental studies are conducted to validate the prompt dynamic performance of the proposed MDSC-based 3P-EPLL.
引用
收藏
页码:5293 / 5305
页数:13
相关论文
共 35 条
[1]  
[Anonymous], 2017, IEEE IND APPLIC SOC
[2]  
[Anonymous], 2014, ENHANCED PHASE LOCKE
[3]  
[Anonymous], [No title captured]
[4]   Overview of control and grid synchronization for distributed power generation systems [J].
Blaabjerg, Frede ;
Teodorescu, Remus ;
Liserre, Marco ;
Timbus, Adrian V. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2006, 53 (05) :1398-1409
[5]   Effect of sampling frequency and harmonics on delay-based phase-sequence estimation method [J].
Bongiorno, Massimo ;
Svensson, Jan ;
Sannino, Ambra .
IEEE TRANSACTIONS ON POWER DELIVERY, 2008, 23 (03) :1664-1672
[6]   Control scheme for grid-tied distributed generation inverter under unbalanced and distorted utility conditions with power quality ancillary services [J].
Chilipi, Rajasekharareddy ;
Al Sayari, Naji ;
Al Hosani, Khalifa ;
Beig, Abdul Rahiman .
IET RENEWABLE POWER GENERATION, 2016, 10 (02) :140-149
[7]   A phase tracking system for three phase utility interface inverters [J].
Chung, SK .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2000, 15 (03) :431-438
[8]  
Dorf RC, 2000, MODERN CONTROL SYSTE, V9
[9]   Tuning of Phase-Locked Loops for Power Converters Under Distorted Utility Conditions [J].
Freijedo, Francisco D. ;
Doval-Gandoy, Jesus ;
Lopez, Oscar ;
Acha, Enrique .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2009, 45 (06) :2039-2047
[10]   Research On Variable-Length Transfer Delay and Delayed-Signal-Cancellation-Based PLLs [J].
Golestan, Saeed ;
Guerrero, Josep M. ;
Vasquez, Juan C. ;
Abusorrah, Abdullah M. ;
Al-Turki, Yusuf .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (10) :8388-8398