Integrated Power Delivery Methodology for 3D ICs

被引:5
作者
Safari, Yousef [1 ]
Vaisband, Boris [1 ]
机构
[1] McGill Univ, Heterogeneous Integrat Knowledge THInK Team, Dept Elect & Comp Engn, Montreal, PQ, Canada
来源
PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022) | 2022年
基金
加拿大自然科学与工程研究理事会;
关键词
Power delivery; 3D IC; fully integrated converter; FIVR; through substrate via; TSV; DIE SOLENOID INDUCTOR; PLANAR MAGNETIC CORE; VOLTAGE REGULATOR;
D O I
10.1109/ISQED54688.2022.9806286
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Efficient power delivery is a critical enabler for the future of three-dimensional integrated circuits (3D ICs). To this end, on-chip power demand, impedance of power delivery paths (on- and off-chip), and heat dissipation, need to be considered simultaneously. Given the high off-chip porosities, power conversion within the 3D stack (on-chip) is a promising solution to overcome key power delivery challenges in 3D ICs. Recent developments in fabrication of high-density on-chip passive components have paved the way for the implementation of fully integrated voltage regulators (FIVRs). This work builds on the FIVR approach to propose an efficient integrated power delivery methodology for 3D ICs. In the proposed methodology, depending on the number of layers and the power characteristics of each layer, one or more layers of the 3D structure are dedicated to power conversion, regulation, and management. A case study of a five-layer 3D IC is considered where the proposed methodology is compared with conventional and FIVR-based approaches under, both, static and transient conditions. The proposed methodology exhibits a reduction in power loss and voltage drop of, respectively, 5X and 24X, while occupying a significantly smaller horizontal area, as compared to the other approaches.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [31] Investigation of the Dynamics of Liquid Cooling of 3D ICs
    Islam, Sakib
    Motaleb, Ibrahim Abdel
    2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2019,
  • [33] An Algorithm for Power Supply Noise Reduction Inserting Decoupling Capacitor in 2D and 3D IC Power Delivery Networks
    Mondal, Khokan
    Samanta, Tuhina
    IETE JOURNAL OF RESEARCH, 2024, 70 (01) : 638 - 648
  • [34] Impact of On-Chip Interconnects on Vertical Signal Propagation in 3D ICs
    Niioka, Nanako
    Watanabe, Masayuki
    Karel, Rosely
    Kobayashi, Tetsuya
    Imai, Masashi
    Fukase, Masa-aki
    Kurokawa, Atsushi
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 607 - 610
  • [35] Design and CAD for 3D integrated circuits
    Franzon, Paul D.
    Davis, W. Rhett
    Steer, Michael B.
    Lipa, Steve
    Oh, Eun Chu
    Thorolfsson, Thor
    Melamed, Samson
    Luniya, Sonali
    Doxsee, Tad
    Berkeley, Stephen
    Shani, Ben
    Obermiller, Kurt
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 668 - +
  • [36] EMI Performance of Power Delivery Networks in 3D TSV Integration
    Araga, Yuuki
    Nagata, Makoto
    Miura, Noriyuki
    Ikeda, Hiroaki
    Kikuchi, Katsuya
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY - EMC EUROPE, 2016, : 428 - 433
  • [37] Capacitance-Enhanced Through-Silicon Via for Power Distribution Networks in 3D ICs
    Hwang, Chulsoon
    Achkir, Brice
    Fan, Jun
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (04) : 478 - 481
  • [38] Scaling trends of power noise in 3-D ICs
    Xu, Kan
    Friedman, Eby G.
    INTEGRATION-THE VLSI JOURNAL, 2015, 51 : 139 - 148
  • [39] A High-Performance Vertical Substrate Noise Isolation Method for 3D ICs
    Wu, Jia-Yi
    Chen, Yong-Wei
    Zhang, Mu-Shui
    Tan, Hong-Zhou
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 19 - 22
  • [40] Placement of 3D ICs with thermal and interlayer via considerations
    Goplen, Brent
    Sapatnekar, Sachin
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 626 - +