Integrated Power Delivery Methodology for 3D ICs

被引:6
作者
Safari, Yousef [1 ]
Vaisband, Boris [1 ]
机构
[1] McGill Univ, Heterogeneous Integrat Knowledge THInK Team, Dept Elect & Comp Engn, Montreal, PQ, Canada
来源
PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022) | 2022年
基金
加拿大自然科学与工程研究理事会;
关键词
Power delivery; 3D IC; fully integrated converter; FIVR; through substrate via; TSV; DIE SOLENOID INDUCTOR; PLANAR MAGNETIC CORE; VOLTAGE REGULATOR;
D O I
10.1109/ISQED54688.2022.9806286
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Efficient power delivery is a critical enabler for the future of three-dimensional integrated circuits (3D ICs). To this end, on-chip power demand, impedance of power delivery paths (on- and off-chip), and heat dissipation, need to be considered simultaneously. Given the high off-chip porosities, power conversion within the 3D stack (on-chip) is a promising solution to overcome key power delivery challenges in 3D ICs. Recent developments in fabrication of high-density on-chip passive components have paved the way for the implementation of fully integrated voltage regulators (FIVRs). This work builds on the FIVR approach to propose an efficient integrated power delivery methodology for 3D ICs. In the proposed methodology, depending on the number of layers and the power characteristics of each layer, one or more layers of the 3D structure are dedicated to power conversion, regulation, and management. A case study of a five-layer 3D IC is considered where the proposed methodology is compared with conventional and FIVR-based approaches under, both, static and transient conditions. The proposed methodology exhibits a reduction in power loss and voltage drop of, respectively, 5X and 24X, while occupying a significantly smaller horizontal area, as compared to the other approaches.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 29 条
[1]  
Ahmed M, 2017, APPL POWER ELECT CO, P2207, DOI 10.1109/APEC.2017.7931005
[2]  
[Anonymous], 2018, 2 4 V 5 5 V INP 1 2
[3]  
[Anonymous], 2019, INT POW SOL QUAD LOW
[4]  
Auth C., 2012, 2012 IEEE Symposium on VLSI Technology, P131, DOI 10.1109/VLSIT.2012.6242496
[5]  
Burton EA, 2014, APPL POWER ELECT CO, P432, DOI 10.1109/APEC.2014.6803344
[6]  
Cadence Design Systems, ABOUT US
[7]  
Das R, 2019, APPL POWER ELECT CO, P1997, DOI 10.1109/APEC.2019.8722246
[8]  
DEHAVEN K, 1994, P ELECTR C, P1, DOI 10.1109/ECTC.1994.367660
[9]  
Hameed F, 2011, DES AUT TEST EUROPE, P299
[10]   Integrated Deep Trench Capacitor in Si Interposer for CoWoS Heterogeneous Integration [J].
Hou, S. Y. ;
Hsia, H. ;
Tsai, C. H. ;
Ting, K. C. ;
Yu, T. H. ;
Lee, Y. W. ;
Chen, F. C. ;
Chiou, W. C. ;
Wang, C. T. ;
Wu, C. H. ;
Yu, Douglas .
2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,