A 15-b 40-MS/s CMOS pipelined analog-to-digital converter with digital background calibration

被引:65
作者
Liu, HC [1 ]
Lee, ZM [1 ]
Wu, JT [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
analog-digital conversion; calibration; mixed analog-digital integrated circuits;
D O I
10.1109/JSSC.2005.845986
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study presents a 15-b 40-MS/s switched-capacitor CMOS pipelined analog-to-digital converter (ADC). High resolution is achieved by using a correlation-based background calibration technique that can continuously monitor the transfer characteristics of the critical pipeline stages and correct the digital output codes accordingly. The calibration can correct errors associated with capacitor mismatches and finite opamp gains. The ADC was fabricated using a 0.25-mu m 1P5M CMOS technology. Operating at a 40-MS/s sampling rate, the ADC attains a maximum signal-to-noise-plus-distortion ratio of 73.5 dB and a maximum spurious-free-dynamic-range of 93.3 dB. The chip occupies an area of 3.8 x 3.6 mm(2), and the power consumption is 370 mW with a single 2.5-V supply.
引用
收藏
页码:1047 / 1056
页数:10
相关论文
共 30 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]   AN IMPROVED FREQUENCY COMPENSATION TECHNIQUE FOR CMOS OPERATIONAL-AMPLIFIERS [J].
AHUJA, BK .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) :629-633
[3]   A digitally self-calibrating 14-bit 10-MHz CMOS pipelined A/D converter [J].
Chuang, SYS ;
Sculley, TL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (06) :674-683
[4]   Input switch configuration suitable for rail-to-rail operation of switched opamp circuits [J].
Dessouky, M ;
Kaiser, A .
ELECTRONICS LETTERS, 1999, 35 (01) :8-10
[5]   Digital cancellation of D/A converter noise in pipelined A/D converters [J].
Galton, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03) :185-196
[6]  
HOGERVORST R, 1996, DESIGN LOW VOLTAGE P
[7]   Miller compensation using current buffers in fully differential CMOS two-stage operational amplifiers [J].
Hurst, PJ ;
Lewis, SH ;
Keane, JP ;
Aram, F ;
Dyer, KC .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (02) :275-285
[8]   A 15-B 1-MSAMPLE/S DIGITALLY SELF-CALIBRATED PIPELINE ADC [J].
KARANICOLAS, AN ;
LEE, HS ;
BACRANIA, KL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) :1207-1215
[9]   A 15-b, 5-Msample/s low-spurious CMOS ADC [J].
Kwak, SU ;
Song, BS ;
Bacrania, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) :1866-1875
[10]   A 12-B 600-KS/S DIGITALLY SELF-CALIBRATED PIPELINED ALGORITHMIC ADC [J].
LEE, HS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) :509-515