A 1.4-V 10-bit 25-MS/s pipelined ADC using opamp-reset switching technique

被引:46
作者
Chang, DY [1 ]
Moon, UK [1 ]
机构
[1] Oregon State Univ, Dept Elect & Comp Engn, Corvallis, OR 97331 USA
基金
美国国家科学基金会;
关键词
analog-to-digital converter (ADC); low voltage; opamp-reset switching technique (ORST); pipeline;
D O I
10.1109/JSSC.2003.814427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-voltage opamp-reset switching technique (ORST) that does not use clock boosting, bootstrapping, switched-opamp (SO), or threshold voltage scaling is presented. This technique greatly reduces device reliability issues. Unlike the SO technique, the opamps stay active for all clock phases and, therefore, the ORST is suitable for high-speed applications. This new switching technique is applied to the design of a 10-bit 25-MS/s pipelined analog-to-digital converter (ADC). The prototype ADC was fabricated in a 0.35-mum CMOS process and demonstrates 55-dB signal-to-noise ratio, 55-dB spurious-free dynamic range, and 48-dB signal-to-noise-plus-distortion ratio performance with a 1.4-V power supply. The total power consumption is 21 mW. The ADC's minimum operating power supply is 1.3 V (\V-TH,V-P\ = 0.9 V) and the maximum operating frequency is 32 MS/s. The ORST is fully compatible with future low-voltage submicron CMOS processes.
引用
收藏
页码:1401 / 1404
页数:4
相关论文
共 11 条
[1]  
ABO AM, 1998, P IEEE S VLSI CIRC J, P166
[2]  
ATACHI T, 1990, P IEEE CUST INT CIRC, P821
[3]   Active series switch for switched-opamp circuits [J].
Baschirotto, A ;
Castello, R ;
Montagna, GP .
ELECTRONICS LETTERS, 1998, 34 (14) :1365-1366
[4]  
BIDARI E, 1999, P IEEE INT S CIRC SY, V2, P49
[5]   Low-voltage pipelined ADC using OPAMP-reset switching technique [J].
Chang, DY ;
Wu, L ;
Moon, UK .
PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, :461-464
[6]   SWITCHED-OPAMP - AN APPROACH TO REALIZE FULL CMOS SWITCHED-CAPACITOR CIRCUITS AT VERY-LOW POWER-SUPPLY VOLTAGES [J].
CROLS, J ;
STEYAERT, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) :936-942
[7]   Very low-voltage digital-audio ΔΣ modulator with 88-dB dynamic range using local switch bootstrapping [J].
Dessouky, M ;
Kaiser, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :349-355
[8]   A 1-V 10-MHz clock-rate 13-bit CMOS ΔΣ modulator using unity-gain-reset opamps [J].
Keskin, M ;
Moon, UK ;
Temes, GC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) :817-824
[9]  
LEWIS DC, 1992, FELINE PRACT, V20, P27
[10]   1-V 9-bit pipelined switched-opamp ADC [J].
Waltari, M ;
Halonen, KAI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (01) :129-134