Noise power normalisation: extension of gm/ID technique for noise analysis

被引:10
作者
Alvarez, E. [1 ]
Abusleme, A. [1 ]
机构
[1] Pontificia Univ Catolica Chile, Dept Elect Engn, Santiago 7820436, Chile
关键词
1/F NOISE; METHODOLOGY; CIRCUITS;
D O I
10.1049/el.2011.3730
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
MOSFET models for deep submicron technologies involve accurate and complex equations not suitable for hand analysis. Although the g(m)/I-D design-oriented approach has overcome this limitation by combining hand calculations with data obtained from SPICE simulations, it has not been systematically used for noise calculations, since the dependence of noise on this parameter is not direct. An attempt to express noise as a function of g(m)/I-D is presented. By introducing the normalised noise concept, noise curves that depend solely on the device length and operation point can be obtained directly from SPICE simulations, and then used in the design flow. The main outcome is a simple design-oriented methodology for noise calculations that does not depend on equations for a specific technology or operating region, and that is easy to migrate among different technologies.
引用
收藏
页码:430 / 431
页数:2
相关论文
共 8 条
[1]  
*AV CORP, 2001, STAR HSPIC MAN
[2]   Improved synthesis of gain-boosted regulated-cascode CMOS stages using symbolic analysis and gm/ID methodology [J].
Flandre, D ;
Viviani, A ;
Eggermont, JP ;
Gentinne, B ;
Jespers, PGA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (07) :1006-1012
[3]  
Laker K. R., 1994, Design of Analog Integrated Circuits and Systems
[4]  
Ou J., 2011, 2011 IEEE 54th International Midwest Symposium on Circuits and Systems (MWSCAS), P1
[5]  
Razavi B., 2002, Design of Analog CMOS Integrated Circuits
[6]   A g(m)/I-D based methodology for the design of CMOS analog circuits and its application to the synthesis of a silicon-on-insulator micropower OTA [J].
Silveira, F ;
Flandre, D ;
Jespers, PGA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (09) :1314-1319
[7]   Analysis of 1/f noise in switched MOSFET circuits [J].
Tian, H ;
El Gamal, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (02) :151-157
[8]   What Do We Certainly Know About 1/f Noise in MOSTs? [J].
Vandamme, Lode K. J. ;
Hooge, F. N. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (11) :3070-3085