A dynamic optically reconfigurable gate array - Perfect emulation

被引:48
|
作者
Seto, Daisaku [1 ]
Watanabe, Minoru [1 ]
机构
[1] Shizuoka Univ, Fac Engn, Hamamatsu, Shizuoka 4328561, Japan
关键词
field-programmable gate arrays (FPGAs); holographic memories; optical data processing; programmable logic devices; semiconductor laser arrays;
D O I
10.1109/JQE.2008.916705
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a perfect dynamic optically reconfigurable gate array (DORGA) architecture emulation using a holographic memory and a conventional ORGA-VLSI. In ORGAs, although a large virtual gate count can be realized by exploiting the large-capacity storage capability of a holographic memory, the actual gate count, which is the gate count of a programmable gate array VLSI, is important to increase the instantaneous performance. Nevertheless, in previously proposed ORGA-VLSIs, the static configuration memory to store a single configuration context consumed a large implementation area of the ORGA-VLSIs and prevented the realization of large-gate-count ORGA-VLSIs. Therefore, a DORGA architecture has been proposed in order to increase the gate density. It uses the junction capacitance of photodiodes as dynamic memory, thereby obviating the static configuration memory. However, to date, demonstration of a perfect optically reconfigurable architecture for DORGA-VLSIs has never been presented. Therefore, in this study, the DORGA architecture was perfectly emulated, and the performance, particularly the reconfiguration context retention time, was measured experimentally. The advantages of this architecture are discussed in relation to the results.
引用
收藏
页码:493 / 500
页数:8
相关论文
共 50 条
  • [31] A 9-context Optically Reconfigurable Gate Array
    Mabuchi, Takayuki
    Watanabe, Minoru
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 1 - 4
  • [32] Optically Reconfigurable Gate Array with a Triple Modular Redundancy
    Yoshinaga, Toru
    Watanabe, Minoru
    2019 6TH INTERNATIONAL CONFERENCE ON SPACE SCIENCE AND COMMUNICATION (ICONSPACE2019), 2019, : 276 - 279
  • [33] Direct optical communication on an optically reconfigurable gate array
    Furukawa, Shinya
    Halim, Ili Shairah Abdul
    Watanabe, Minoru
    Kobayashi, Fuminori
    2016 FIFTH INTERNATIONAL CONFERENCE ON FUTURE COMMUNICATION TECHNOLOGIES (FGCT), 2016, : 17 - 20
  • [34] Investigating the radiation tolerance of a laser array for an optically reconfigurable gate array
    Akagi, Kouta
    Watanabe, Minoru
    2015 20TH MICROOPTICS CONFERENCE (MOC), 2015,
  • [35] An 11,424 gate-count dynamic optically reconfigurable gate array with a photodiode memory architecture
    Seto, Daisaku
    Watanabe, Minoru
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 117 - 118
  • [36] Timing analysis of an optically differential reconfigurable gate array for dynamically reconfigurable processors
    Watanabe, M
    Kobayashi, F
    ERSA '04: THE 2004 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2004, : 311 - 311
  • [37] Parallel-Operation-Oriented Optically Reconfigurable Gate Array
    Fujimori, Takumi
    Watanabe, Minoru
    ARCHITECTURE OF COMPUTING SYSTEMS - ARCS 2015, 2015, 9017 : 3 - 14
  • [38] A Four-Context Optically Differential Reconfigurable Gate Array
    Nakajima, Mao
    Watanabe, Minoru
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2009, 27 (20) : 4460 - 4470
  • [39] Scaling prospect of optically differential reconfigurable gate array VLSIs
    Watanabe, Minoru
    Shiki, Takenori
    Kobayashi, Fuminori
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2009, 60 (1-2) : 137 - 143
  • [40] Scaling prospect of optically differential reconfigurable gate array VLSIs
    Minoru Watanabe
    Takenori Shiki
    Fuminori Kobayashi
    Analog Integrated Circuits and Signal Processing, 2009, 60 : 137 - 143