A dynamic optically reconfigurable gate array - Perfect emulation

被引:48
|
作者
Seto, Daisaku [1 ]
Watanabe, Minoru [1 ]
机构
[1] Shizuoka Univ, Fac Engn, Hamamatsu, Shizuoka 4328561, Japan
关键词
field-programmable gate arrays (FPGAs); holographic memories; optical data processing; programmable logic devices; semiconductor laser arrays;
D O I
10.1109/JQE.2008.916705
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a perfect dynamic optically reconfigurable gate array (DORGA) architecture emulation using a holographic memory and a conventional ORGA-VLSI. In ORGAs, although a large virtual gate count can be realized by exploiting the large-capacity storage capability of a holographic memory, the actual gate count, which is the gate count of a programmable gate array VLSI, is important to increase the instantaneous performance. Nevertheless, in previously proposed ORGA-VLSIs, the static configuration memory to store a single configuration context consumed a large implementation area of the ORGA-VLSIs and prevented the realization of large-gate-count ORGA-VLSIs. Therefore, a DORGA architecture has been proposed in order to increase the gate density. It uses the junction capacitance of photodiodes as dynamic memory, thereby obviating the static configuration memory. However, to date, demonstration of a perfect optically reconfigurable architecture for DORGA-VLSIs has never been presented. Therefore, in this study, the DORGA architecture was perfectly emulated, and the performance, particularly the reconfiguration context retention time, was measured experimentally. The advantages of this architecture are discussed in relation to the results.
引用
收藏
页码:493 / 500
页数:8
相关论文
共 50 条
  • [21] Recovery method for a laser array failure on Dynamic Optically Reconfigurable Gate Arrays
    Seto, Daisaku
    Watanabe, Minoru
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 411 - 419
  • [22] A high-density optically reconfigurable gate array using dynamic method
    Watanabe, M
    Kobayashi, F
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 261 - 269
  • [23] MEMS Dynamic Optically Reconfigurable Gate Array Usable under a Space Radiation Environment
    Seto, Daisaku
    Watanabe, Minoru
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2010, 5992 : 134 - 144
  • [24] Fiber remote configuration for an optically reconfigurable gate array
    Ueno, Yumiko
    Watanabe, Minoru
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 460 - 463
  • [25] Color configuration method for an optically reconfigurable gate array
    Fujimori, Takumi
    Watanabe, Minoru
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 406 - 409
  • [26] A 16-context optically reconfigurable gate array
    Nakajima, Mao
    Watanabe, Minoru
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 227 - 230
  • [27] A 36-context optically reconfigurable gate array
    Nakajima, Mao
    Watanabe, Minoru
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 412 - 415
  • [28] Optically reconfigurable gate array using a colored configuration
    Fujimori, Takumi
    Watanabe, Minoru
    APPLIED OPTICS, 2018, 57 (29) : 8625 - 8631
  • [29] A 100-context optically reconfigurable gate array
    Nakajima, Mao
    Watanabe, Minoru
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2884 - 2887
  • [30] Optically reconfigurable liquid crystal logic gate array
    Wang, YJ
    Guo, ZY
    Zhang, YX
    Zhang, TQ
    INTEGRATED OPTOELECTRONICS, 1996, 2891 : 159 - 165