A dynamic optically reconfigurable gate array - Perfect emulation

被引:48
|
作者
Seto, Daisaku [1 ]
Watanabe, Minoru [1 ]
机构
[1] Shizuoka Univ, Fac Engn, Hamamatsu, Shizuoka 4328561, Japan
关键词
field-programmable gate arrays (FPGAs); holographic memories; optical data processing; programmable logic devices; semiconductor laser arrays;
D O I
10.1109/JQE.2008.916705
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a perfect dynamic optically reconfigurable gate array (DORGA) architecture emulation using a holographic memory and a conventional ORGA-VLSI. In ORGAs, although a large virtual gate count can be realized by exploiting the large-capacity storage capability of a holographic memory, the actual gate count, which is the gate count of a programmable gate array VLSI, is important to increase the instantaneous performance. Nevertheless, in previously proposed ORGA-VLSIs, the static configuration memory to store a single configuration context consumed a large implementation area of the ORGA-VLSIs and prevented the realization of large-gate-count ORGA-VLSIs. Therefore, a DORGA architecture has been proposed in order to increase the gate density. It uses the junction capacitance of photodiodes as dynamic memory, thereby obviating the static configuration memory. However, to date, demonstration of a perfect optically reconfigurable architecture for DORGA-VLSIs has never been presented. Therefore, in this study, the DORGA architecture was perfectly emulated, and the performance, particularly the reconfiguration context retention time, was measured experimentally. The advantages of this architecture are discussed in relation to the results.
引用
收藏
页码:493 / 500
页数:8
相关论文
共 50 条
  • [1] Dynamic optically reconfigurable gate array
    Department of Systems Innovation and Informatics, Kyushu Institute of Technology, 680-4 Kawazu, Iizuka, Fukuoka 820-8502, Japan
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2006, 45 (4 B): : 3510 - 3515
  • [2] Dynamic optically reconfigurable gate array
    Watanabe, Minoru
    Kobayashi, Fuminori
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2006, 45 (4B): : 3510 - 3515
  • [3] An improved dynamic optically reconfigurable gate array
    Watanabe, M
    Kobayashi, F
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW FRONTIERS IN VLSI DESIGN, 2005, : 136 - 141
  • [4] A programmable dynamic optically reconfigurable gate array
    Kubota, Shinya
    Watanabe, Minoru
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 332 - 335
  • [5] Optically reconfigurable gate array
    Mumbru, J
    Panotopoulos, G
    Psaltis, D
    An, X
    Zhou, G
    Mok, F
    29TH APPLIED IMAGERY PATTERN RECOGNITION WORKSHOP, PROCEEDINGS, 2000, : 84 - 84
  • [6] A dynamic optically reconfigurable gate array using a blue laser
    Kubota, Takayuki
    Watanabe, Minoru
    2013 IEEE 4TH INTERNATIONAL CONFERENCE ON PHOTONICS (ICP), 2013, : 129 - 131
  • [7] A sixteen-context dynamic optically reconfigurable gate array
    Nakajima, Mao
    Watanabe, Minoru
    PROCEEDINGS OF THE 2009 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2009, : 120 - 125
  • [8] A zero-overhead dynamic optically reconfigurable gate array
    Watanabe, M
    Kobayashi, F
    FPT 05: 2005 IEEE INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2005, : 297 - 298
  • [9] Fiber remote configuration for a dynamic optically reconfigurable gate array
    Ueno, Yumiko
    Watanabe, Minoru
    2010 15TH OPTOELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC), 2010, : 250 - 251
  • [10] Optically Reconfigurable Gate Array VLSI That Can Support a Perfect Parallel Configuration
    Goto, Sae
    Watanabe, Minoru
    Watanabe, Nobuya
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 241 - 245