Design-for-testability for improved path delay fault coverage of critical paths

被引:4
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Eng, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA USA
关键词
D O I
10.1109/VLSI.2008.22
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The path delay fault coverage achievable for a circuit may be low even when enhanced scan is available and only, faults associated with critical paths are considered. To address this issue we describe a design-for-testability (DFT) approach that targets the critical (or longest) paths of the circuit. In a basic step of the proposed procedure, a fanout branch that is not on a longest path is disconnected from its stem, and driven from a new input in order to reduce the dependencies between off-path inputs of a target path delay fault. We present experimental results to demonstrate the increase in fault coverage of faults associated with longest paths as the number of new inputs is increased. We also discuss the implementation of the DFT approach in the context of scan design.
引用
收藏
页码:175 / +
页数:2
相关论文
共 50 条
  • [31] Resynthesis of combinational circuits for path count reduction and for path delay fault testability
    Krstic, A
    Cheng, KT
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1997, 11 (01): : 43 - 54
  • [32] Fault characterizations and design-for-testability technique for detecting IDDQ faults in CMOS/BiCMOS circuits
    Raahemifar, K
    Ahmadi, M
    CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING 2001, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 1091 - 1098
  • [33] Fault characterizations and design-for-testability technique for detecting IDDQ faults in CMOS/BiCMOS circuits
    Raahemifar, K
    Ahmadi, M
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 313 - 316
  • [34] RT-Level Design-for-Testability and Expansion of Functional Test Sequences for Enhanced Defect Coverage
    Sanyal, Alodeep
    Chakrabarty, Krishnendu
    Yilmaz, Mahmut
    Fujiwara, Hideo
    INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [35] Layout-aware scan chain synthesis for improved path delay fault coverage
    Gupta, P
    Kahng, AB
    Mandoiu, I
    Sharma, P
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 754 - 759
  • [36] Layout-aware scan chain synthesis for improved path delay fault coverage
    Gupta, P
    Kahng, AB
    Mandoiu, II
    Sharma, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (07) : 1104 - 1114
  • [37] Hazard-Based Detection Conditions for Improved Transition Path Delay Fault Coverage
    Pomeranz, Irith
    Reddy, Sudhakar M.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (09) : 1449 - 1453
  • [38] Improved IDDQ design-for-testability technique to detect CMOS stuck-open faults
    Noore, Afzel
    IEICE ELECTRONICS EXPRESS, 2007, 4 (03): : 94 - 99
  • [39] A new method for improving path delay fault coverage
    Bateni, Z.
    Pedram, H.
    IRANIAN JOURNAL OF SCIENCE AND TECHNOLOGY TRANSACTION B-ENGINEERING, 2006, 30 (B2): : 199 - 206
  • [40] A design for testability technique for low power delay fault testing
    Li, JCM
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (04) : 621 - 628