A Method of Optimizing Characteristic Impedance Compensation Using Cut-Outs in High-Density PCB Designs

被引:10
作者
Barzdenas, Vaidotas [1 ]
Vasjanov, Aleksandr [1 ]
机构
[1] Vilnius Gediminas Tech Univ, Dept Comp Sci & Commun Technol, LT-03227 Vilnius, Lithuania
关键词
compensation; cut-out; DGS; discontinuity; high-density; high-speed; impedance; optimization; PCB;
D O I
10.3390/s22030964
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
The modern era of technology contains a myriad of high-speed standards and proprietary serial digital protocols, which evolve alongside the microwave and RF realm. The increasing data rate push the requirements for hardware design, including modern printed circuit boards (PCB). One of these requirements for modern high-speed PCB interfaces are a homogenous track impedance all the way from the source to the load. Even though some high-speed interfaces don't require any external components embedded into the interconnects, there are others which require either passive or active components-or both. Usually, component package land-pads are of fixed size, thus, if not addressed, they create discontinuities and degrade the transmitted signal. To solve this problem, impedance compensation techniques such as reference plane cut-out are employed for multiple case studies covering this topic. This paper presents an original method of finding the optimal cut-out size for the maximum characteristic impedance compensation in high-density multilayer PCB designs, which has been verified via theoretical estimation, computer simulation, and practical measurement results. Track-to-discontinuity ratios of 1:1.75, 1:2.5, and 1:5.0 were selected in order to resemble most practical design scenarios on a 6-layer standard thickness PCB. The measurements and simulations revealed that the compensated impedance saturation occurs at (150-250%) cut-out widths for a 50 omega microstrip.
引用
收藏
页数:13
相关论文
共 21 条
[1]  
Altera Design Guide, AN 672 TRANSC LINK D
[2]  
[Anonymous], Texas Instruments SPICE-based analog simulation program
[3]  
Buan J., 2012, P DESIGNCON 2012 SAN
[4]  
Ericsson AB Huawei Technologies Co. Ltd. NEC Corporation Alcatel Lucent and Nokia Networks, COMM PUBL RAD INT CP
[5]  
Fei YC, 2014, 2014 2ND INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN (ICED), P84, DOI 10.1109/ICED.2014.7015776
[6]  
Intel Design Guide, AN 766 INT STRAT 10
[7]  
Izadi O.H., 2011, P 2011 19 IR C EL EN, P1
[8]  
JEDEC Double-data rate (DDR) standards, JESD 2 JESD 3 JESD 4
[9]  
Olney B, 2018, DESIGN007 MAGAZI MAR, P40
[10]  
Paul C.R., 2010, Inductance Loop and Partial, P181