Reconfiguration algorithms for power efficient VLSI subarrays with four-port switches

被引:38
作者
Wu, JG [1 ]
Srikanthan, T [1 ]
机构
[1] Nanyang Technol Univ, Ctr High Performance Embedded Syst, Singapore 639798, Singapore
关键词
degradable VLSI array; reconfiguration; routing; fault tolerance; algorithms;
D O I
10.1109/TC.2006.43
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Techniques to determine subarrays when processing elements of VLSI arrays become faulty have been investigated extensively. These tend to identify the largest subarray that is possible without concentrating on the power efficiency of the resulting subarray. In this paper, we propose new techniques, based on heuristic strategy and dynamic programming, to minimize the interconnect length in an attempt to reduce power dissipation without performance penalty. Our algorithms show that notable improvements in the reduction of the number of long interconnects could be realized in linear time and without sacrificing the size of the subarray. Our evaluations show that, for a VLSI array of size 256 x 256, the number of long interconnects in the subarray can be reduced by up to 95 percent for clustered faults and up to 50 percent and 73 percent for a random fault with density of 10 percent and 0.1 percent, respectively, when compared with the most efficient implementation cited in the literature. The interconnect power saving for a VLSI array of size 512 x 512 is by up to 11 percent for a random fault. We have also shown that interconnect power savings of up to 14 percent are possible for the cases investigated. Simulations based on several random and clustered fault scenarios clearly reveal the superiority of the proposed techniques for power efficient realizations. In addition, the lower bound of the performance has been proposed to demonstrate that the proposed algorithms are nearly optimal for the cases considered in this paper.
引用
收藏
页码:243 / 253
页数:11
相关论文
共 31 条
[1]  
Aho A.V., 1974, The Design and Analysis of Computer Algorithms
[2]  
Bohr MT, 1995, INTERNATIONAL ELECTRON DEVICES MEETING, 1995 - IEDM TECHNICAL DIGEST, P241, DOI 10.1109/IEDM.1995.499187
[3]   Interconnect and circuit modeling techniques for full-chip power supply noise analysis [J].
Chen, HH ;
Neely, JS .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1998, 21 (03) :209-215
[4]   A comprehensive reconfiguration scheme for fault-tolerant VLSI/WSI array processors [J].
Chen, YY ;
Upadhyaya, SJ ;
Cheng, CH .
IEEE TRANSACTIONS ON COMPUTERS, 1997, 46 (12) :1363-1371
[5]  
Cheng C.-K., 1999, INTERCONNECT ANAL SY
[6]  
Choi J, 2002, ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, P257, DOI 10.1109/EPEP.2002.1057927
[7]   OPTIMAL WIRESIZING UNDER ELMORE DELAY MODEL [J].
CONG, JJS ;
LEUNG, KS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (03) :321-336
[8]  
Czechowski J., 1989, Proceedings: International Conference on Wafer Scale Integration (IEEE Cat. No.89CH2680-7), P215, DOI 10.1109/WAFER.1989.47552
[9]  
Dally W. J., 1999, Proceedings of the IEEE 1999 International Interconnect Technology Conference (Cat. No.99EX247), P15, DOI 10.1109/IITC.1999.787064
[10]   Optimum wire sizing of RLC interconnect with repeaters [J].
El-Moursy, MA ;
Friedman, EG .
INTEGRATION-THE VLSI JOURNAL, 2004, 38 (02) :205-225