Self-Timed SRAM for Energy Harvesting Systems

被引:0
|
作者
Baz, Abdullah [1 ]
Shang, Delong [1 ]
Xia, Fei [1 ]
Yakovlev, Alex [1 ]
机构
[1] Newcastle Univ, Sch EECE, Microelect Syst Design Grp, Newcastle Upon Tyne NE1 7RU, Tyne & Wear, England
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION | 2011年 / 6448卷
关键词
DESIGN; CMOS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Portable digital systems tend to be not just low power but power efficient as they are powered by low batteries or energy harvesters. Energy harvesting systems tend to provide nondeterministic, rather than stable, power over time. Existing memory systems use delay elements to cope with the problems under different Vdds. However, this introduces huge penalties on performance, as the delay elements need to follow the worst case timing assumption under the worst environment. In this paper, the latency mismatch between memory cells and the corresponding controller using typical delay elements is investigated and found to be highly variable for different Vdd values. A Speed Independent (SI) SRAM memory is then developed which can help avoid such mismatch problems. It can also be used to replace typical delay lines for use in bundled-data memory banks. A 1Kb SI memory bank is implemented based on this method and analysed in terms of the latency and power consumption.
引用
收藏
页码:105 / 115
页数:11
相关论文
共 50 条
  • [11] Self-Timed Pulsed Latch for Low-Voltage Operation With Reduced Hold Time
    Jeong, Hanwool
    Park, Juhyun
    Song, Seung Chul
    Jung, Seong-Ook
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (08) : 2304 - 2315
  • [12] Self-Timed Ring Based True Random Number Generator: Threat Model and Countermeasures
    Gimenez, Gregoire
    Cherkaoui, Abdelkarim
    Frisch, Raphael
    Fesquet, Laurent
    2017 IEEE 2ND INTERNATIONAL VERIFICATION AND SECURITY WORKSHOP (IVSW), 2017, : 31 - 38
  • [13] A LATENCY OPTIMIZED BIASED IMPLEMENTATION STYLE WEAK-INDICATION SELF-TIMED FULL ADDER
    Balasubramanian, Padmanabhan
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2015, 28 (04) : 657 - 671
  • [14] SELF-TIMED SECTION-CARRY BASED CARRY LOOKAHEAD ADDERS AND THE CONCEPT OF ALIAS LOGIC
    Balasubramanian, P.
    Edwards, D. A.
    Toms, W. B.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (04)
  • [15] Dynamic differential self-timed logic families for robust and low-power security ICs
    Hassoune, Ilham
    Mace, Francois
    Flandre, Denis
    Legat, Jean-Didier
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (03) : 355 - 364
  • [16] Boosting performance of self-timed delay-insensitive bit parallel on-chip interconnects
    Nigussie, E.
    Tuuna, S.
    Plosila, J.
    Liljeberg, P.
    Isoaho, J.
    Tenhunen, H.
    IET CIRCUITS DEVICES & SYSTEMS, 2011, 5 (06) : 505 - 517
  • [17] Energy Harvesting and Energy Storage Systems
    Rajput, Shailendra
    Averbukh, Moshe
    Rodriguez, Noel
    ELECTRONICS, 2022, 11 (07)
  • [18] An accurate time-to-digital converter based on a self-timed ring oscillator for on-the-fly time measurement
    El-Hadbi, Assia
    Cherkaoui, Abdelkarim
    Elissati, Oussama
    Simatic, Jean
    Fesquet, Laurent
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (03) : 471 - 481
  • [19] Architectures of Energy Harvesting Systems
    Fabian, Salazar
    Maritza, Nunez
    Julio, Cuji
    Carlos, Gordon
    ENFOQUE UTE, 2021, 12 (04): : 45 - 57
  • [20] Low Phase-Noise CMOS Quadrature Oscillator based on (N x 4)-stage Self-Timed Ring
    Elissati, Oussama
    El-Hadbi, Assia
    Cherkaoui, Abdelkarim
    Rieubon, Sebastien
    Fesquet, Laurent
    2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,