Low Power FIR Filter implementation on FPGA using Parallel Distributed Arithmetic

被引:0
作者
Khan, Shaheen [1 ]
Jaffery, Zainul Abdin [1 ]
机构
[1] Jamia Millia Islamia, Dept Elect Engn, N Delhi, India
来源
2015 ANNUAL IEEE INDIA CONFERENCE (INDICON) | 2015年
关键词
Distributed Arithmetic (DA); FPGA; FIR filter; DIGITAL-FILTERS; REALIZATION;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The Distributed Arithmetic (DA) algorithm is extensively used for FIR filter implementation based on FPGA technology compared with the earlier used MAC (Multiply and Accumulate) architectures. DA has the feature of bit -parallel data processing which makes it faster in speed and it also provide an efficient architecture in terms of power consumption and size of the system. In this brief, an architecture using parallel DA is proposed for the implementation of a 16th order low pass FIR filter on FPGA. Simulation is done using ISIM which is integrated tool in ISE Design Suite 14.5 and the design is implemented on the Xilinx Spartan-6 (device: xc6s1x4-3tqg144) FPGA chip. In the proposed architecture, the pipelining is used to increase the maximum frequency of the FIR filter.
引用
收藏
页数:5
相关论文
共 6 条
  • [1] Croisier A., 1973, U.S. Patent, Patent No. 3777130
  • [2] Cui Guo-wei, 2013, INT C INT CONTR INF
  • [3] MeyerBaese U, 2007, SIGNALS COMMUN TECHN, P1, DOI 10.1007/978-3-540-72613-5
  • [4] NEW HARDWARE REALIZATION OF DIGITAL-FILTERS
    PELED, A
    LIU, B
    [J]. IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1974, AS22 (06): : 456 - 462
  • [5] FPGA realization of FIR filters for high-speed and medium-speed by using modified distributed arithmetic architectures
    Xie, Jiafeng
    He, Jianjun
    Tan, Guanzheng
    [J]. MICROELECTRONICS JOURNAL, 2010, 41 (06) : 365 - 370
  • [6] Yoo H, 2005, INT CONF ACOUST SPEE, P125