A 40-Gb/s Quarter-Rate SerDes Transmitter and Receiver Chipset in 65-nm CMOS

被引:44
作者
Zheng, Xuqiang [1 ,2 ]
Zhang, Chun [1 ]
Lv, Fangxu [1 ]
Zhao, Feng [2 ]
Yuan, Shuai [1 ]
Yue, Shigang [2 ]
Wang, Ziqiang [1 ]
Li, Fule [1 ]
Wang, Zhihua [1 ]
Jiang, Hanjun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Univ Lincoln, Sch Comp Sci, Lincoln LN6 7TS, England
关键词
4:1 multiplexer (MUX); 40; Gb/s; charge-sharing effect; clock data recovery (CDR); continuous-time linear equalizer (CTLE); edge-data correlation; feed-forward equalizer (FFE); jitter suppression; jitter tolerance (JTOL); low-pass filters (LPFs); sign-based zero-forcing (S-ZF); transmitter (TX) and receiver (RX) chipset; GB/S SERIALIZING TRANSMITTER; ANALOG FRONT-END; SFI-5.2; INTERFACE; 0.13-MU-M CMOS; TRANSCEIVER; CDR; EQUALIZER; CORE; LINK; DFE;
D O I
10.1109/JSSC.2017.2746672
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 40-Gb/s transmitter (TX) and receiver (RX) chipset for chip-to-chip communications in a 65-nm CMOS process. The TX implements a quarter-rate multi-multiplexer (MUX)-based four-tap feed-forward equalizer (FFE), where a charge-sharing-effect elimination technique is introduced into the 4: 1 MUX to optimize its jitter performance and power efficiency. The RX employs a two-stage continuous-time linear equalizer as the analog front end and integrates a low-cost sign-based zero-forcing engine relying on edge-data correlation to automatically adjust the tap weights of the TX-FFE. By embedding low-pass filters with an adaptively adjusting bandwidth into the data-sampling path and adopting high-linearity compensating phase interpolators, the clock data recovery achieves both high jitter tolerance and low jitter generation. The fabricated TX and RX chipset delivers 40-Gb/s PRBS data at BER <10(-12) over a channel with >16-dB loss at half-baud frequency, while consuming a total power of 370 mW.
引用
收藏
页码:2963 / 2978
页数:16
相关论文
共 35 条
[31]   40-43-Gb/s OC-768 16:1 MUX/CMU chipset with SFI-5 compliance [J].
Tao, H ;
Shaeffer, DK ;
Xu, M ;
Benyamin, S ;
Condito, V ;
Kudszus, S ;
Lee, Q ;
Ong, A ;
Shahani, A ;
Si, XM ;
Wong, W ;
Tarsia, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2169-2180
[32]   A 10 Gb/s 45 mW Adaptive 60 GHz Baseband in 65 nm CMOS [J].
Thakkar, Chintan ;
Kong, Lingkai ;
Jung, Kwangmo ;
Frappe, Antoine ;
Alon, Elad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (04) :952-968
[33]   A 21-Gb/s 87-mW Transceiver With FFE/DFE/Analog Equalizer in 65-nm CMOS Technology [J].
Wang, Huaide ;
Lee, Jri .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :909-920
[34]  
Welch Brian., 2014, 400g optics-technologies, timing, and transceivers
[35]  
Zheng XQ, 2016, PROC EUR SOLID-STATE, P305, DOI 10.1109/ESSCIRC.2016.7598303