The impact of on-chip communication on memory technologies for neuromorphic systems

被引:15
|
作者
Moradi, Saber [1 ]
Manohar, Rajit [1 ]
机构
[1] Yale Univ, Sch Engn & Appl Sci, Comp Syst Lab, New Haven, CT 06520 USA
关键词
on-chip communication; emergent memory; memristor; neuromorphic; routing architecture; nanoscale; power consumption; SILICON; NETWORK; DESIGN; MODEL; ARCHITECTURE; PROCESSOR;
D O I
10.1088/1361-6463/aae641
中图分类号
O59 [应用物理学];
学科分类号
摘要
Emergent nanoscale non-volatile memory technologies with high integration density offer a promising solution to overcome the scalability limitations of CMOS-based neural networks architectures, by efficiently exhibiting the key principle of neural computation. Despite the potential improvements in computational costs, designing high-performance on-chip communication networks that support flexible, large-fanout connectivity remains as daunting task. In this paper, we elaborate on the communication requirements of large-scale neuromorphic designs, and point out the differences with the conventional network-on-chip architectures. We present existing approaches for on-chip neuromorphic routing networks, and discuss how new memory and integration technologies may help to alleviate the communication issues in constructing next-generation intelligent computing machines.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] The potential of on-chip memory systems for future vector architectures
    Kobayashi, Hiroaki
    Musa, Akihiko
    Sato, Yoshiei
    Takizawa, Hiroyuki
    Okabe, Koki
    HIGH PERFORMANCE COMPUTING ON VECTOR SYSTEMS 2007, 2008, : 247 - +
  • [22] On-chip stochastic communication
    Dumitras, T
    Marculescu, R
    EMBEDDED SOFTWARE FOR SOC, 2003, : 373 - 386
  • [23] On-chip stochastic communication
    Dumitras, T
    Marculescu, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 790 - 795
  • [24] Scratchpad memory: A design alternative for cache on-chip memory in embedded systems
    Banakar, R
    Steinke, S
    Lee, BS
    Balakrishnan, M
    Marwedel, P
    CODES 2002: PROCEEDINGS OF THE TENTH INTERNATIONAL SYMPOSIUM ON HARDWARE/SOFTWARE CODESIGN, 2002, : 73 - 78
  • [25] Polymorphic Memory: A Hybrid Approach for Utilizing On-Chip Memory in Manycore Systems
    Lim, Seung-Ho
    Seok, Hyunchul
    Park, Ki-Woong
    ELECTRONICS, 2020, 9 (12) : 1 - 23
  • [26] Genetic Algorithm Based On-Chip Communication Link Reconfiguration for Efficient On-Chip Communication
    Hemalatha, S. Beulah
    Vigneswaran, T.
    2017 INTERNATIONAL CONFERENCE ON ALGORITHMS, METHODOLOGY, MODELS AND APPLICATIONS IN EMERGING TECHNOLOGIES (ICAMMAET), 2017,
  • [27] MIXED ANALOG DIGITAL TECHNOLOGIES PACK COMPLETE SYSTEMS ON-CHIP
    MARTIN, SL
    COMPUTER DESIGN, 1987, 26 (07): : 39 - 45
  • [28] On-chip technologies for multidimensional separations
    Tia, Samuel
    Herr, Amy E.
    LAB ON A CHIP, 2009, 9 (17) : 2524 - 2536
  • [29] A generic FPGA prototype for on-chip systems with network-on-chip communication infrastructure
    Arjomand, Mohammad
    Boroumand, Amirali
    Sarbazi-Azad, Hamid
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (01) : 158 - 167
  • [30] Technologies for on-chip optical interconnects
    Van Thourhout, D
    Roelkens, G
    Van Campenhout, J
    Brouckaert, J
    Baets, R
    2005 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS (LEOS), 2005, : 204 - 205