The impact of on-chip communication on memory technologies for neuromorphic systems

被引:15
|
作者
Moradi, Saber [1 ]
Manohar, Rajit [1 ]
机构
[1] Yale Univ, Sch Engn & Appl Sci, Comp Syst Lab, New Haven, CT 06520 USA
关键词
on-chip communication; emergent memory; memristor; neuromorphic; routing architecture; nanoscale; power consumption; SILICON; NETWORK; DESIGN; MODEL; ARCHITECTURE; PROCESSOR;
D O I
10.1088/1361-6463/aae641
中图分类号
O59 [应用物理学];
学科分类号
摘要
Emergent nanoscale non-volatile memory technologies with high integration density offer a promising solution to overcome the scalability limitations of CMOS-based neural networks architectures, by efficiently exhibiting the key principle of neural computation. Despite the potential improvements in computational costs, designing high-performance on-chip communication networks that support flexible, large-fanout connectivity remains as daunting task. In this paper, we elaborate on the communication requirements of large-scale neuromorphic designs, and point out the differences with the conventional network-on-chip architectures. We present existing approaches for on-chip neuromorphic routing networks, and discuss how new memory and integration technologies may help to alleviate the communication issues in constructing next-generation intelligent computing machines.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] Efficient On-chip Communication for Neuromorphic Systems
    Kumar, Shobhit
    Das, Shirshendu
    Jamadar, Manaal Mukhtar
    Kaur, Jaspinder
    2021 IEEE SMARTWORLD, UBIQUITOUS INTELLIGENCE & COMPUTING, ADVANCED & TRUSTED COMPUTING, SCALABLE COMPUTING & COMMUNICATIONS, INTERNET OF PEOPLE, AND SMART CITY INNOVATIONS (SMARTWORLD/SCALCOM/UIC/ATC/IOP/SCI 2021), 2021, : 234 - 239
  • [2] New Interconnect Technologies in On-Chip Communication
    Choi, Kiyoung
    Kim, John
    Loh, Gabriel
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (02) : 121 - 123
  • [3] On-Chip Optical Neuromorphic Computing
    Shen, Yichen
    Skirlo, Scott
    Harris, Nicholas C.
    Englund, Dirk
    Soljacic, Marin
    2016 CONFERENCE ON LASERS AND ELECTRO-OPTICS (CLEO), 2016,
  • [4] Pointer Based Routing Scheme for On-chip Learning in Neuromorphic Systems
    Kornijcuk, Vladimir
    Jeong, Doo Seok
    2018 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2018, : 451 - 456
  • [5] Conventional and Neuromorphic Systems Leveraging Emerging Memory Technologies
    Li, Hai
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [6] An Energy-Efficient Computing-in-Memory Neuromorphic System with On-Chip Training
    Zhao, Zhao
    Wang, Yuan
    Zhang, Xinyue
    Cui, Xiaoxin
    Huang, Ru
    2019 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS 2019), 2019,
  • [7] Evaluating location of Memory Controller in On-chip Communication Networks
    Dehyadegari, Masoud
    Mohammadi, Siamak
    Yazdani, Naser
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 133 - 138
  • [8] Variability impact on on-chip memory data paths
    Amat, E.
    Calomarde, A.
    Canal, R.
    Rubio, A.
    2014 5TH EUROPEAN WORKSHOP ON CMOS VARIABILITY (VARI), 2014,
  • [9] Reconfigurable Spike Routing Architectures for On-Chip Local Learning in Neuromorphic Systems
    Kornijcuk, Vladimir
    Park, Jongkil
    Kim, Guhyun
    Kim, Dohun
    Kim, Inho
    Kim, Jaewook
    Kwak, Joon Young
    Jeong, Doo Seok
    ADVANCED MATERIALS TECHNOLOGIES, 2019, 4 (01)
  • [10] Understanding the Impact of On-chip Communication on DNN Accelerator Performance
    Guirado, Robert
    Kwon, Hyoukjun
    Alarcon, Eduard
    Abadal, Sergi
    Krishna, Tushar
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 85 - 88