A Hybrid Design Automation Tool for SAR ADCs in IoT

被引:23
作者
Ding, Ming [1 ,2 ]
Harpe, Pieter [2 ]
Chen, Guibin [1 ,2 ,3 ]
Busze, Benjamin [1 ]
Liu, Yao-Hong [1 ]
Bachmann, Christian [1 ]
Philips, Kathleen [1 ]
van Roermund, Arthur [2 ]
机构
[1] IMEC, NL Holst Ctr, NL-5656 AE Eindhoven, Netherlands
[2] Eindhoven Univ Technol, Mixed Signal Microelect, NL-5612 AZ Eindhoven, Netherlands
[3] Tencent Technol, Shenzhen 200233, Peoples R China
关键词
Design automation; hybrid approach; low power; successive approximation register analog-to-digital converter (SAR ADC); MU-W; ANALOG; 10-BIT;
D O I
10.1109/TVLSI.2018.2865404
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a hybrid design automation tool for asynchronous successive approximation register analog-todigital converters (SAR ADCs) in Internet-of-Things applications is presented. The circuit design-driven tool uses a top-down design approach and generates circuits from specification to layout automatically. A hybrid approach is introduced for different circuits of a SAR ADC: fully synthesized control logic; a script-based flow combining equations, library, and template-based design for the digital-to-analog converter; a lookup table approach combined with selective simulation-based fine tuning and template-based layout generation for the sample and hold; library-based comparator design and script-based layout generation. By balancing the automation and manual effort, the circuit design time is reduced from days down to minutes while still being able to maintain ADC performance. The proposed flow generated two ADC prototypes in 40-nm CMOS, an 8-bit 32 MS/s and a 12-bit 1 MS/s SAR ADC, and enabled excellent power efficiency. The two ADCs consume 187 and 16.7 mu W at 1-V supply voltage, achieving 30.7 and 18.1 fJ/conversion-step, respectively.
引用
收藏
页码:2853 / 2862
页数:10
相关论文
共 23 条
  • [1] A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter
    Abo, AM
    Gray, PR
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 599 - 606
  • [2] An evolutionary approach to automatic synthesis of high-performance analog integrated circuits
    Alpaydin, G
    Balkir, S
    Dündar, G
    [J]. IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2003, 7 (03) : 240 - 252
  • [3] Brenna S, 2015, DES AUT TEST EUROPE, P1265
  • [4] IDAC - AN INTERACTIVE DESIGN TOOL FOR ANALOG CMOS CIRCUITS
    DEGRAUWE, MGR
    NYS, O
    DIJKSTRA, E
    RIJMENANTS, J
    BITZ, S
    GOFFART, BLA
    VITTOZ, EA
    CSERVENY, S
    MEIXENBERGER, C
    VANDERSTAPPEN, G
    OGUEY, HJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) : 1106 - 1116
  • [5] Ding M, 2018, DES AUT TEST EUROPE, P672, DOI 10.23919/DATE.2018.8342094
  • [6] A 46 μW 13 b 6.4 MS/s SAR ADC With Background Mismatch and Offset Calibration
    Ding, Ming
    Harpe, Pieter
    Liu, Yao-Hong
    Busze, Benjamin
    Philips, Kathleen
    de Groot, Harmke
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (02) : 423 - 432
  • [7] ANALOG CIRCUIT-DESIGN OPTIMIZATION BASED ON SYMBOLIC SIMULATION AND SIMULATED ANNEALING
    GIELEN, GGE
    WALSCHARTS, HCC
    SANSEN, WMC
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (03) : 707 - 713
  • [8] Graeb H, 2009, DES AUT TEST EUROPE, P274
  • [9] OPASYN - A COMPILER FOR CMOS OPERATIONAL-AMPLIFIERS
    HAN, YK
    SEQUIN, CH
    GRAY, PR
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (02) : 113 - 125
  • [10] Harpe P., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P472, DOI 10.1109/ISSCC.2012.6177096