Timing-driven via placement heuristics for three-dimensional ICs

被引:8
作者
Pavlidis, Vasilis F. [1 ]
Friedman, Eby G. [1 ]
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
基金
美国国家科学基金会;
关键词
three-dimensional integration; 3-D ICs; timing optimization; TSV placement; interplane interconnects; through-silicon-vias;
D O I
10.1016/j.vlsi.2007.11.002
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The dependence of the interconnect delay on the interplane via location in three-dimensional (3-D) ICs is investigated in this paper. The delay of these interconnects can be significantly decreased by optimally placing the interplane vias. The via locations that minimize the propagation delay of two-terminal interconnects consisting of multiple interplane vias under the distributed Elmore delay model are determined. For interconnect trees, the interplane via locations that minimize the summation of the weighted delay of the sinks of the tree are also determined. For these interconnect structures, the interplane via locations are obtained both through geometric programming and near-optimal heuristics. Placement constraints are imposed such that the path is negligibly affected. The proposed heuristics are used to implement efficient algorithms that exhibit lower computational times as compared to general optimization solvers with negligible loss of optimality. Various interplane via placement scenarios are considered. Simulation results indicate delay improvements for relatively short point-to-point interconnects of up to 32% with optimally placed interplane vias. For interconnect trees, the maximum improvement in delay for optimally placed interplane vias is 19%. The proposed algorithms can be integrated into a design flow for 3-D circuits to enhance placement and routing where timing is a primary design criterion. (C) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:489 / 508
页数:20
相关论文
共 39 条
[11]   System in package "the rebirth of SIP" [J].
Brown, KM .
PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, :681-686
[12]  
CHO JD, 2007, P IEEE C CUST INT CI
[13]  
COHOON A, 1996, P ACM SIGDA PHYS DES, P142
[14]   Calibration of Rent's rule models for three-dimensional integrated circuits [J].
Das, S ;
Chandrakasan, AP ;
Reif, R .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (04) :359-366
[15]  
Das S, 2003, ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, P53, DOI 10.1109/ASPDAC.2003.1194993
[16]   Demystifying 3D ICs: The procs and cons of going vertical [J].
Davis, WR ;
Wilson, J ;
Mick, S ;
Xu, M ;
Hua, H ;
Mineo, C ;
Sule, AM ;
Steer, M ;
Franzon, PD .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06) :498-510
[17]  
DENG Y, 2001, P 2001 INT S PHYS DE, P171
[18]   GEOMETRIC-PROGRAMMING - METHODS, COMPUTATIONS AND APPLICATIONS [J].
ECKER, JG .
SIAM REVIEW, 1980, 22 (03) :338-362
[19]   Copper wafer bonding [J].
Fan, A ;
Rahman, A ;
Reif, R .
ELECTROCHEMICAL AND SOLID STATE LETTERS, 1999, 2 (10) :534-536
[20]   Placement of thermal bias in 3-D ICs using various thermal objectives. [J].
Goplen, B ;
Sapatnekar, SS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (04) :692-709