PMCNOC: A Pipelining Multi-channel Central Caching Network-on-chip Communication Architecture Design

被引:2
作者
Wang, N. [1 ]
Sanusi, A. [3 ]
Zhao, P. Y. [2 ]
Elgamel, M. [3 ]
Bayoumi, M. A. [3 ]
机构
[1] WVU Inst Technol, Dept Elect & Comp Engn, Montgomery, WV 25136 USA
[2] Chapman Univ, Dept Math & Comp Sci, Orange, CA 92866 USA
[3] Univ Louisiana Lafayette, Ctr Adv Comp Studies, Lafayette, LA 70503 USA
来源
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2010年 / 60卷 / 03期
关键词
System-on-chip; Network-on-chip; On-chip communication architecture; Multi-channel central caching; Communication latency; Throughput;
D O I
10.1007/s11265-009-0379-7
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the de facto transformation of technology into nano-technology, more and more functional components can be embedded on a single silicon die, thus enabling high degree pipelining operations such as those required for multimedia applications. In recent years, system-on-chip designs have migrated from fairly simple single processor and memory designs to relatively complicated systems with multiple processors, on-chip memories, standard peripherals, and other functional blocks. The communication between these IP blocks is becoming the dominant critical system path and performance bottleneck of system-on-chip designs. Network-on-chip architectures, such as Virtual Channel (2004), Black-bus (2004), Pirate (2004), AEthereal (2005), and VICHAR (2006) architectures, emerged as promising solutions for future system-on-chip communication architecture designs. However, these existing architectures all suffer from certain problems, including high area cost and communication latency and/or low network throughput. This paper presents a novel network-on-chip architecture, Pipelining Multi-channel Central Caching, to address the shortcomings of the existing architectures. By embedding a central cache into every switch of the network, blocked head packets can be removed from the input buffers and stored in the caches temporally, thus alleviating the effect of head-of-line and deadlock problems and achieving higher network throughput and lower communication latency without paying the price of higher area cost. Experimental results showed that the proposed architecture exhibits both hardware simplicity and system performance improvement compared to the existing network-on-chip architectures.
引用
收藏
页码:315 / 331
页数:17
相关论文
共 27 条
[1]  
ANJO K, 2004, P IEEE 18 IPDPS 04 S, P1063
[2]  
[Anonymous], P IEEE NORCHIP C
[3]   An asynchronous NOC architecture providing low latency service and its multi-level design framework [J].
Beigné, E ;
Clermidy, F ;
Vivet, P ;
Clouard, A ;
Renaudin, M .
11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, :54-63
[4]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[5]  
Clouard A, 2003, SYSTEM C: METHODOLOGIES AND APPLICATIONS, P29
[6]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[7]   AEthereal network on chip: Concepts, architectures, and implementations [J].
Goossens, K ;
Dielissen, J ;
Radulescu, A .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (05) :414-421
[8]  
Guerrier P., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P250, DOI 10.1109/DATE.2000.840047
[9]   Designing and implementing a fast crossbar scheduler [J].
Gupta, P ;
McKeown, N .
IEEE MICRO, 1999, 19 (01) :20-28
[10]  
HAHANOV V, 2007, P IEEE C CAD SYST MI, P266