THE CONFIGURABLE AND HIGH-PERFORMANCE ARCHITECTURE DESIGN OF 2D IN-PLACE IDWT IN JPEG2000

被引:0
|
作者
Han Jinheng [1 ]
Lu Song [1 ]
Wang Jinxiang [1 ]
Xu Weizhe [1 ]
Fu Fangfa [1 ]
机构
[1] Harbin Inst Technol, Microelect Ctr, Harbin 150001, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multi-level 2D-IDWT's architecture with high performance and memory efficiency is proposed. The proposed architecture is composed of two ID-IDWT cores and one single rearrangement register. Both the ID-IDWT cores take only one multiplier delay in their critical path at the throughput rate of one-inputlone-output. The single register, rather than traditional 1.5N transposing memory, is used to complete rearrangement task. The pipeline architecture of 2D-IDWT takes only one multiplier in the critical path. Moreover, the proposed architecture reduces 27% on-chip memory(only need 2N for 53-IDWT and 4N for 97-IDWT) by utilizing the proposed alternate scanning method and decreases 20% off-chip memory by applying the proposed memory map strategy without any performance loss.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] A high-performance JPEG2000 architecture
    Andra, K
    Chakrabarti, C
    Acharya, T
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (03) : 209 - 218
  • [2] A HIGH-PERFORMANCE ARCHITECTURE OF JPEG2000 ENCODER
    Modrzyk, Damian
    Staworko, Michal
    19TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO-2011), 2011, : 569 - 573
  • [3] A high-performance architecture of arithmetic coder in JPEG2000
    Pastuszak, G
    2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 1431 - 1434
  • [4] A high performance JPEG2000 architecture
    Andra, K
    Chakrabarti, C
    Acharya, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 765 - 768
  • [5] A high-performance parallel mode EBCOT encoder architecture design for JPEG2000
    Long, Y
    Zhang, CH
    Kurdahi, F
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 213 - 216
  • [6] Analysis and architecture design for high performance JPEG2000 coprocessor
    Wu, BF
    Lin, CF
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 225 - 228
  • [7] Novel VLSI architecture of 2-D DWT/IDWT for JPEG2000 based on diagonal storage
    Qin, X
    Yan, XL
    Yang, CP
    Zhao, X
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1657 - 1660
  • [8] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong National Key Lab of Integrated Service Networks Xidian University Xian China School of Computer Xidian University Xian China
    JournalofElectronics, 2006, (01) : 89 - 93
  • [9] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong (National Key Lab of Integrated Service Networks
    Journal of Electronics(China), 2006, (01) : 89 - 93
  • [10] Analysis and high performance parallel architecture design for EBCOT in JPEG2000
    Zhang, YZ
    Xu, C
    2005 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), VOLS 1-5, 2005, : 2805 - 2808