A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch

被引:11
|
作者
Cui, Xiaole [1 ,2 ]
Zhang, Qixue [1 ,2 ]
Cui, Xiaoxin [3 ]
机构
[1] Peking Univ, Key Lab Integrated Microsyst, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
[2] Peng Cheng Lab, Dept AI, Shenzhen 518055, Peoples R China
[3] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
Latches; Inverters; MOSFET; Transistors; Logic gates; Transient analysis; Circuit faults; Low cost; Latch; radiation hardening by design; single event transient; multiple node upset; DESIGN;
D O I
10.1109/TDMR.2022.3141427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single event upset (SEU) in integrated circuit (IC) occurs due to the striking of heavy charged particles. It results in the multiple node upset (MNU) problem frequently, with the scaling down of semiconductor devices. To address this challenge, the radiation hardening by design (RHBD) methods of circuit are required, in addition to the layout and device level radiation hardening techniques. The latch is one of the basic components of logic circuit, and the RHBD method of latch circuit is still an open issue. The Muller C-element (MCE) and/or the dual interlocked storage cell (DICE) based RHBD methods for latch circuit introduce too much area overhead, because of the redundant circuit structures. This work proposes a new design method of the low-cost multiple-node-upset-tolerant latch without the MCE and DICE modules. For the N-Node-Upset-Tolerant latch, the proposed RHBD latch only consists of N input-split inverters, 2N CMOS transmission gates and one Schmidt trigger. The generic design method is discussed, and a quadruple-node-upset-tolerant latch is designed and analyzed as an instance. The simulation results show that the RHBD latches designed by the proposed scheme consume less area and power compared with those previous counterparts.
引用
收藏
页码:50 / 58
页数:9
相关论文
共 50 条
  • [11] A Low-Cost Quadruple-Node-Upset Self-Recoverable Latch Design
    Cai, Shuo
    Xie, Caicai
    Wen, Yan
    Wang, Weizheng
    2021 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2021), 2021,
  • [12] DONUT: A Double Node Upset Tolerant Latch
    Eftaxiopoulos, Nikolaos
    Axelos, Nicholas
    Pekmestzi, Kiamal
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 509 - 514
  • [13] A Novel High-Performance Low-Cost Double-Upset Tolerant Latch Design
    Jiang, Jianwei
    Zhu, Wenyi
    Xiao, Jun
    Zou, Shichang
    ELECTRONICS, 2018, 7 (10)
  • [14] Rule-Based Design for Low-Cost Double-Node Upset Tolerant Self-Recoverable D-Latch
    Hatefinasab, Seyedehsomayeh
    Medina-Garcia, Alfredo
    Morales, Diego P.
    Castillo, Encarnacion
    Rodriguez, Noel
    IEEE ACCESS, 2023, 11 : 1732 - 1741
  • [15] Design of Multiple Node Upset Tolerant Latch in 32 nm CMOS Technology
    Huang Z.
    Cao D.
    Cui J.
    Lu Y.
    Ouyang Y.
    Qi H.
    Xu Q.
    Liang H.
    Ni T.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2021, 33 (03): : 346 - 355
  • [16] A Highly Robust Double Node Upset Tolerant Latch
    Watkins, Adam
    Tragouodas, Spyros
    2016 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2016, : 15 - 20
  • [17] A Low-Cost and Triple-Node-Upset Self-Recoverable Latch Design With Low Soft Error Rate
    Hao, Licai
    Tian, Lang
    Wang, Hao
    Zhao, Shiyu
    Zhao, Qiang
    Peng, Chunyu
    Dai, Chenghu
    Lin, Zhitin
    Wu, Xiulong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025,
  • [18] High-Performance Double-Node-Upset-Tolerant and Triple-Node-Upset-Tolerant Latch Designs
    Xu, Hui
    Zhou, Le
    Liang, Huaguo
    Huang, Zhengfeng
    Sun, Cong
    Ning, Yafei
    ELECTRONICS, 2021, 10 (20)
  • [19] Low-Cost Quadruple-Node-Upset Self-Recoverable Latch Based on Cross-Interlocking
    Huang, Zhengfeng
    Ai, Lei
    Jiang, Xinyu
    Wang, Xiaolei
    Lu, Yingchun
    Pan, Jun
    Song, Tai
    Wen, Xiaoqing
    Yan, Aibin
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2025, 44 (04) : 1595 - 1608
  • [20] Single Event Induced Double Node Upset Tolerant Latch
    Namba, Kazuteru
    Sakata, Masatoshi
    Ito, Hideo
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 280 - 288