A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch

被引:11
|
作者
Cui, Xiaole [1 ,2 ]
Zhang, Qixue [1 ,2 ]
Cui, Xiaoxin [3 ]
机构
[1] Peking Univ, Key Lab Integrated Microsyst, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
[2] Peng Cheng Lab, Dept AI, Shenzhen 518055, Peoples R China
[3] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
Latches; Inverters; MOSFET; Transistors; Logic gates; Transient analysis; Circuit faults; Low cost; Latch; radiation hardening by design; single event transient; multiple node upset; DESIGN;
D O I
10.1109/TDMR.2022.3141427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single event upset (SEU) in integrated circuit (IC) occurs due to the striking of heavy charged particles. It results in the multiple node upset (MNU) problem frequently, with the scaling down of semiconductor devices. To address this challenge, the radiation hardening by design (RHBD) methods of circuit are required, in addition to the layout and device level radiation hardening techniques. The latch is one of the basic components of logic circuit, and the RHBD method of latch circuit is still an open issue. The Muller C-element (MCE) and/or the dual interlocked storage cell (DICE) based RHBD methods for latch circuit introduce too much area overhead, because of the redundant circuit structures. This work proposes a new design method of the low-cost multiple-node-upset-tolerant latch without the MCE and DICE modules. For the N-Node-Upset-Tolerant latch, the proposed RHBD latch only consists of N input-split inverters, 2N CMOS transmission gates and one Schmidt trigger. The generic design method is discussed, and a quadruple-node-upset-tolerant latch is designed and analyzed as an instance. The simulation results show that the RHBD latches designed by the proposed scheme consume less area and power compared with those previous counterparts.
引用
收藏
页码:50 / 58
页数:9
相关论文
共 50 条
  • [1] Design of self-recovering low-cost multiple-node-upset-tolerant latch
    Li, Hongchen
    Zhao, Xiaofeng
    Li, Jie
    INTEGRATION-THE VLSI JOURNAL, 2025, 101
  • [2] Low-Cost and Highly Robust Quadruple Node Upset Tolerant Latch Design
    Hao, Licai
    Wang, Yaling
    Liu, Yunlong
    Zhao, Shiyu
    Zhang, Xinyi
    Li, Yang
    Lu, Wenjuan
    Peng, Chunyu
    Zhao, Qiang
    Zhou, Yongliang
    Dai, Chenghu
    Lin, Zhiting
    Wu, Xiulong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (05) : 883 - 896
  • [3] DIRT latch: A novel low cost double node upset tolerant latch
    Eftaxiopoulos, Nikolaos
    Axelos, Nicholas
    Pekmestzi, Kiamal
    MICROELECTRONICS RELIABILITY, 2017, 68 : 57 - 68
  • [4] HLDTL: High-performance, low-cost, and double node upset tolerant latch design
    Yan, Aibin
    Huang, Zhengfeng
    Yi, Maoxiang
    Cui, Jie
    Liang, Huaguo
    2017 IEEE 35TH VLSI TEST SYMPOSIUM (VTS), 2017,
  • [5] A Low-Cost Triple-Node-Upset-Resilient Latch Design
    Huang Zhengfeng
    Li Xiandong
    Chen Peng
    Xu Qi
    Song Tai
    Qi Haochen
    Ouyang Yiming
    Ni Tianming
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (09) : 2508 - 2517
  • [6] Multiple Node Upset-Tolerant Latch Design
    Liu, Xin
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (02) : 387 - 392
  • [7] Low-cost single event double-upset tolerant latch design
    Jiang, Jianwei
    Xu, Yiran
    Ren, Jiangchuan
    Zhu, Wenyi
    Lin, Dianpeng
    Xiao, Jun
    Kong, Weiran
    Zou, Shichang
    ELECTRONICS LETTERS, 2018, 54 (09) : 554 - 555
  • [8] Quadruple Cross-Coupled Dual-Interlocked-Storage-Cells-Based Multiple-Node-Upset-Tolerant Latch Designs
    Yan, Aibin
    Ling, Yafei
    Cui, Jie
    Chen, Zhili
    Huang, Zhengfeng
    Song, Jie
    Girard, Patrick
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (03) : 879 - 890
  • [9] Novel low cost and double node upset tolerant latch design for nanoscale CMOS technology
    Yan, Aibin
    Huang, Zhengfeng
    Fang, Xiangsheng
    Xu, Xiaolin
    Liang, Huaguo
    2016 IEEE 25TH ASIAN TEST SYMPOSIUM (ATS), 2016, : 252 - 256
  • [10] A Low-Cost Triple-Node-Upset Self-Recovery Latch Design*
    Xu, Hui
    Xia, Yu
    Ma, Ruijun
    Liang, Huaguo
    Huang, Zhenfeng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (10)