A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch

被引:12
作者
Cui, Xiaole [1 ,2 ]
Zhang, Qixue [1 ,2 ]
Cui, Xiaoxin [3 ]
机构
[1] Peking Univ, Key Lab Integrated Microsyst, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
[2] Peng Cheng Lab, Dept AI, Shenzhen 518055, Peoples R China
[3] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
Latches; Inverters; MOSFET; Transistors; Logic gates; Transient analysis; Circuit faults; Low cost; Latch; radiation hardening by design; single event transient; multiple node upset; DESIGN;
D O I
10.1109/TDMR.2022.3141427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single event upset (SEU) in integrated circuit (IC) occurs due to the striking of heavy charged particles. It results in the multiple node upset (MNU) problem frequently, with the scaling down of semiconductor devices. To address this challenge, the radiation hardening by design (RHBD) methods of circuit are required, in addition to the layout and device level radiation hardening techniques. The latch is one of the basic components of logic circuit, and the RHBD method of latch circuit is still an open issue. The Muller C-element (MCE) and/or the dual interlocked storage cell (DICE) based RHBD methods for latch circuit introduce too much area overhead, because of the redundant circuit structures. This work proposes a new design method of the low-cost multiple-node-upset-tolerant latch without the MCE and DICE modules. For the N-Node-Upset-Tolerant latch, the proposed RHBD latch only consists of N input-split inverters, 2N CMOS transmission gates and one Schmidt trigger. The generic design method is discussed, and a quadruple-node-upset-tolerant latch is designed and analyzed as an instance. The simulation results show that the RHBD latches designed by the proposed scheme consume less area and power compared with those previous counterparts.
引用
收藏
页码:50 / 58
页数:9
相关论文
共 23 条
[1]  
Amirany A, 2018, IRAN CONF ELECTR ENG, P103, DOI 10.1109/ICEE.2018.8472552
[2]   Heavy ion-induced digital single-event transients in deep submicron processes [J].
Benedetto, J ;
Eaton, P ;
Avery, K ;
Mavis, D ;
Gadlage, M ;
Turflinger, T ;
Dodd, PE ;
Vizkelethyd, G .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2004, 51 (06) :3480-3485
[3]   DFF Layout Variations in CMOS SOI-Analysis of Hardening by Design Options [J].
Black, Jeffrey D. ;
Black, Dolores A. ;
Domme, Nicholas A. ;
Dodd, Paul E. ;
Griffin, Patrick J. ;
Nowlin, R. Nathan ;
Trippe, James M. ;
Salas, Joseph G. ;
Reed, Robert A. ;
Weller, Robert A. ;
Tonigan, Andrew M. ;
Schrimpf, Ronald D. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (06) :1125-1132
[4]   Physics of Multiple-Node Charge Collection and Impacts on Single-Event Characterization and Soft Error Rate Prediction [J].
Black, Jeffrey D. ;
Dodd, Paule E. ;
Warren, Kevin M. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (03) :1836-1851
[5]   Schemes for eliminating transient-width clock overhead from SET-tolerant memory-based systems 10.1109/tns.2006,874496 [J].
Blum, Daniel R. ;
Delgado-Frias, Jose G. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (03) :1564-1573
[6]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[7]   Low-cost single event double-upset tolerant latch design [J].
Jiang, Jianwei ;
Xu, Yiran ;
Ren, Jiangchuan ;
Zhu, Wenyi ;
Lin, Dianpeng ;
Xiao, Jun ;
Kong, Weiran ;
Zou, Shichang .
ELECTRONICS LETTERS, 2018, 54 (09) :554-555
[8]  
Katsarou K, 2014, IEEE INT ON LINE, P122, DOI 10.1109/IOLTS.2014.6873683
[9]   A Highly Reliable and Energy-Efficient Triple-Node-Upset-Tolerant Latch Design [J].
Kumar, Chaudhry Indra ;
Anand, Bulusu .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2019, 66 (10) :2196-2206
[10]  
Lee HHK, 2010, INT RELIAB PHY SYM, P203, DOI 10.1109/IRPS.2010.5488829