A Reconfigurable High-speed Spiral FIR Filter Architecture

被引:0
|
作者
Figuli, Shalina Percy Delicia [1 ]
Figuli, Peter [1 ]
Becker, Juergen [1 ]
机构
[1] Karlsruhe Inst Technol, Inst Informat Proc Technol, Karlsruhe, Germany
关键词
FPGA; parallelization; FIR filter; DESIGN;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The need for efficient Finite Impulse Response (FIR) filters in high-speed applications targets Field Programmable Gate Arrays (FPGAs) as an effective and flexible platform for digital implementation. Although FIR filter offer advantages like linear phase characteristic, no feedback loops and good system stability, its convolution nature poises a challenge in parallelization due to data dependency and computational complexity. To resolve this, we propose a novel FPGA-based reconfigurable filter architecture, which processes several data samples in parallel and breaks down data interdependency in a spiral fashion. This generic pipelined-parallel filter is parameterizable in terms of filter order and degree of parallelization. Experimental results show a throughput of 7.2 GSPS with an operating frequency of only 450 MHz for a filter length of 11 with 16 parallel inputs. With parallelization of 4, it is 4.64 times faster than the state-of- the-art solution for a filter length of 16 and a promising 41% increase in throughput is achieved for a higher order of 61.
引用
收藏
页码:532 / 537
页数:6
相关论文
共 50 条
  • [41] FIR filter optimisation as pre-emphasis of high-speed backplane data transmission
    Li, M
    Wang, S
    Tao, Y
    Kwasniewski, T
    ELECTRONICS LETTERS, 2004, 40 (14) : 912 - 913
  • [42] Bit-level optimized FIR filter architectures for high-speed decimation applications
    Blad, Anton
    Gustafsson, Oscar
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1914 - 1917
  • [43] FIR filter optimization as pre-emphasis of high-speed backplane data transmission
    Li, M
    Kwasniewski, T
    Wang, SJ
    Tao, YM
    2004 INTERNATIONAL CONFERENCE ON COMMUNICATION, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS - VOL 2: SIGNAL PROCESSING, CIRCUITS AND SYSTEMS, 2004, : 773 - 776
  • [44] A HIGH-SPEED, RECONFIGURABLE FUZZY CONTROLLER
    GUO, SW
    PETERS, L
    IEEE MICRO, 1995, 15 (06) : 65 - 65
  • [45] Design and implementation of a high-speed reconfigurable
    Li, Wei
    Dai, Zi-Bin
    Meng, Tao
    Ren, Qiao
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 177 - 180
  • [46] A Reconfigurable FIR Filter System
    Xu, Guosheng
    JOURNAL OF COMPUTERS, 2013, 8 (07) : 1841 - 1846
  • [47] New Energy Efficient Reconfigurable FIR Filter Architecture and Its VLSI Implementation
    Ali, Naushad
    Garg, Bharat
    VLSI DESIGN AND TEST, 2017, 711 : 519 - 532
  • [48] A Computationally Efficient Reconfigurable FIR Filter Architecture Based on Coefficient Occurrence Probability
    Jia, Rui
    Yang, Hai-Gang
    Lin, Colin Yu
    Chen, Rui
    Wang, Xin-Gang
    Guo, Zhen-Hong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (08) : 1297 - 1308
  • [49] High Throughput Pipelined Implementation Of Reconfigurable FIR Filter For SDR
    Gnanasekaran, M.
    Manikandan, M.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 362 - 364
  • [50] Design of high-speed RCA based 2-D bypassing multiplier for fir filter
    Krishnan, Thiruvenkadam
    Saravanan, S.
    Pillai, Anjali S.
    Anguraj, Parthibaraj
    MATERIALS TODAY-PROCEEDINGS, 2020, 33 : 3692 - 3696