A Reconfigurable High-speed Spiral FIR Filter Architecture

被引:0
|
作者
Figuli, Shalina Percy Delicia [1 ]
Figuli, Peter [1 ]
Becker, Juergen [1 ]
机构
[1] Karlsruhe Inst Technol, Inst Informat Proc Technol, Karlsruhe, Germany
关键词
FPGA; parallelization; FIR filter; DESIGN;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The need for efficient Finite Impulse Response (FIR) filters in high-speed applications targets Field Programmable Gate Arrays (FPGAs) as an effective and flexible platform for digital implementation. Although FIR filter offer advantages like linear phase characteristic, no feedback loops and good system stability, its convolution nature poises a challenge in parallelization due to data dependency and computational complexity. To resolve this, we propose a novel FPGA-based reconfigurable filter architecture, which processes several data samples in parallel and breaks down data interdependency in a spiral fashion. This generic pipelined-parallel filter is parameterizable in terms of filter order and degree of parallelization. Experimental results show a throughput of 7.2 GSPS with an operating frequency of only 450 MHz for a filter length of 11 with 16 parallel inputs. With parallelization of 4, it is 4.64 times faster than the state-of- the-art solution for a filter length of 16 and a promising 41% increase in throughput is achieved for a higher order of 61.
引用
收藏
页码:532 / 537
页数:6
相关论文
共 50 条
  • [31] Realization of high speed for FIR filter
    Yuan, Jing
    Gao, Yong
    Shuju Caiji Yu Chuli/Journal of Data Acquisition and Processing, 2006, 21 (01): : 118 - 122
  • [32] Accelerating FCM Algorithm Using High-Speed FPGA Reconfigurable Computing Architecture
    Almomany, Abedalmuhdi
    Jarrah, Amin
    Al Assaf, Anwar
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2023, 18 (04) : 3209 - 3217
  • [33] VLSI design of a high-speed RSA crypto-processor with reconfigurable architecture
    Fan, Y
    Zeng, XY
    Zhang, Z
    Chen, A
    Zhang, QL
    ISSPA 2005: The 8th International Symposium on Signal Processing and its Applications, Vols 1 and 2, Proceedings, 2005, : 307 - 310
  • [34] A high-speed reconfigurable defuzzification architecture for true centre-of-gravity computations
    Lees, MJ
    Campbell, DA
    Devlin, JC
    ANZIIS 96 - 1996 AUSTRALIAN NEW ZEALAND CONFERENCE ON INTELLIGENT INFORMATION SYSTEMS, PROCEEDINGS, 1996, : 224 - 227
  • [35] VLSI design of a high-speed RSA crypto-coprocessor with reconfigurable architecture
    State Key Laboratory of ASIC and System, Fudan University, Shanghai 200433, China
    Jisuanji Yanjiu yu Fazhan, 2006, 6 (1076-1082):
  • [36] Reconfigurable architecture for high-speed implementations of DES, 3DES and AES
    Gao, Na-Na
    Li, Zhan-Cai
    Wang, Qin
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2006, 34 (08): : 1386 - 1390
  • [37] Accelerating FCM Algorithm Using High-Speed FPGA Reconfigurable Computing Architecture
    Abedalmuhdi Almomany
    Amin Jarrah
    Anwar Al Assaf
    Journal of Electrical Engineering & Technology, 2023, 18 : 3209 - 3217
  • [38] A Reconfigurable FIR Filter Architecture to Trade Off Filter Performance for Dynamic Power Consumption
    Lee, Seok-Jae
    Choi, Ji-Woong
    Kim, Seon Wook
    Park, Jongsun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (12) : 2221 - 2228
  • [39] An integration of polyphase filter and polyphase mixer architecture for high-speed DDC
    Liu, Qing
    Hong, Peng
    2007 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEMS; VOL 2: SIGNAL PROCESSING, COMPUTATIONAL INTELLIGENCE, CIRCUITS AND SYSTEMS, 2007, : 319 - +
  • [40] The architecture of high-speed matched filter for searching synchronization in DSSS receiver
    Song, ML
    ICCS 2002: 8TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2002, : 878 - 881