A Reconfigurable High-speed Spiral FIR Filter Architecture

被引:0
|
作者
Figuli, Shalina Percy Delicia [1 ]
Figuli, Peter [1 ]
Becker, Juergen [1 ]
机构
[1] Karlsruhe Inst Technol, Inst Informat Proc Technol, Karlsruhe, Germany
关键词
FPGA; parallelization; FIR filter; DESIGN;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The need for efficient Finite Impulse Response (FIR) filters in high-speed applications targets Field Programmable Gate Arrays (FPGAs) as an effective and flexible platform for digital implementation. Although FIR filter offer advantages like linear phase characteristic, no feedback loops and good system stability, its convolution nature poises a challenge in parallelization due to data dependency and computational complexity. To resolve this, we propose a novel FPGA-based reconfigurable filter architecture, which processes several data samples in parallel and breaks down data interdependency in a spiral fashion. This generic pipelined-parallel filter is parameterizable in terms of filter order and degree of parallelization. Experimental results show a throughput of 7.2 GSPS with an operating frequency of only 450 MHz for a filter length of 11 with 16 parallel inputs. With parallelization of 4, it is 4.64 times faster than the state-of- the-art solution for a filter length of 16 and a promising 41% increase in throughput is achieved for a higher order of 61.
引用
收藏
页码:532 / 537
页数:6
相关论文
共 50 条
  • [21] The High-Speed BiJFet of Op-Amps with Reconfigurable Architecture
    Prokopenko, N. N.
    Serebryakov, A. I.
    Titov, A. E.
    Bugakova, A. V.
    2017 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2017,
  • [22] Algoritlim and architecture for high speed merged arithmetic FIR filter generation
    Castellano, Marco
    Baldrighi, Paola
    Vacchi, Carla
    Natuzzi, Mauro
    2008 3RD INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS, CONTROL AND SIGNAL PROCESSING, VOLS 1-3, 2008, : 197 - +
  • [23] High-speed FIR digital filter with CSD coefficients implemented on FPGA
    Yamada, M
    Nishihara, A
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 7 - 8
  • [24] Area Optimization Algorithms in High-Speed Digital FIR Filter Synthesis
    Aksoy, Levent
    Gunes, Ece Olcay
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 64 - 69
  • [25] Implementation of high-speed up/down conversion FIR filter on FPGA
    Wang, Yong-Gang
    Shuju Caiji Yu Chuli/Journal of Data Acquisition and Processing, 2005, 20 (02): : 166 - 169
  • [26] A high-speed programmable FIR digital filter using switching arrays
    Hong, KT
    Yi, SD
    Chung, KM
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 492 - 495
  • [27] Design Of High Speed And Low Power New Reconfigurable Fir Filter For DSP Applications
    Sendhilkumar, N. C.
    Logashanmugam, E.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 181 - 183
  • [28] A reconfigurable 8 GOP ASIC architecture for high-speed data communications
    Grayver, E
    Daneshrad, B
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2000, 18 (11) : 2161 - 2171
  • [29] Reconfigurable Architecture of a Pulse Shaping FIR Filter for Multistandard DUC
    Thomas, Sneha Mariam
    Indu, S.
    2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2017, : 885 - 890
  • [30] AN OPTIMIZED ARCHITECTURE FOR DYNAMIC RECONFIGURABLE FIR FILTER IN SPEECH PROCESSING
    Padmapriya, S.
    Prabha, V. Lakshmi
    MALAYSIAN JOURNAL OF COMPUTER SCIENCE, 2018, 31 (02) : 155 - 174