A Reconfigurable High-speed Spiral FIR Filter Architecture

被引:0
|
作者
Figuli, Shalina Percy Delicia [1 ]
Figuli, Peter [1 ]
Becker, Juergen [1 ]
机构
[1] Karlsruhe Inst Technol, Inst Informat Proc Technol, Karlsruhe, Germany
关键词
FPGA; parallelization; FIR filter; DESIGN;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The need for efficient Finite Impulse Response (FIR) filters in high-speed applications targets Field Programmable Gate Arrays (FPGAs) as an effective and flexible platform for digital implementation. Although FIR filter offer advantages like linear phase characteristic, no feedback loops and good system stability, its convolution nature poises a challenge in parallelization due to data dependency and computational complexity. To resolve this, we propose a novel FPGA-based reconfigurable filter architecture, which processes several data samples in parallel and breaks down data interdependency in a spiral fashion. This generic pipelined-parallel filter is parameterizable in terms of filter order and degree of parallelization. Experimental results show a throughput of 7.2 GSPS with an operating frequency of only 450 MHz for a filter length of 11 with 16 parallel inputs. With parallelization of 4, it is 4.64 times faster than the state-of- the-art solution for a filter length of 16 and a promising 41% increase in throughput is achieved for a higher order of 61.
引用
收藏
页码:532 / 537
页数:6
相关论文
共 50 条
  • [1] Reconfigurable architecture of RNS based high speed FIR filter
    Pari, J. Britto
    Rani, S. P. Joy Vasantha
    INDIAN JOURNAL OF ENGINEERING AND MATERIALS SCIENCES, 2014, 21 (02) : 233 - 240
  • [2] Reconfigurable architecture of RNS based high speed FIR filter
    Pari, J. B. (brittopari@yahoo.co.in), 1600, National Institute of Science Communication and Information Resources (21):
  • [3] A new VLSI architecture for a reconfigurable, high-speed, digital Rank Order Filter
    Toscano, George J.
    Saha, Pran K.
    Alam, A. H. M. Zahirul
    2008 INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION ENGINEERING, VOLS 1-3, 2008, : 764 - +
  • [4] A HIGH-SPEED FIR FILTER DESIGNED BY COMPILER
    HARTLEY, R
    CORBETT, P
    JACOB, P
    KARR, S
    PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 587 - 590
  • [5] SURVEY ON RECONFIGURABLE FIR FILTER ARCHITECTURE
    Dinesh, P. S.
    Manikandan, M.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,
  • [6] A High-Speed FIR Adaptive Filter Architecture using a Modified Delayed LMS Algorithm
    Meher, Pramod K.
    Maheshwari, Megha
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 121 - 124
  • [7] A high-speed, programmable, CSD coefficient fir filter
    Tang, ZW
    Zhang, J
    Min, H
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2002, 48 (04) : 834 - 837
  • [8] A high-speed, programmable, CSD coefficient FIR filter
    Tang, ZW
    Zhang, ZP
    Zhang, J
    Min, H
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 397 - 400
  • [9] High Performance Reconfigurable FIR Filter Architecture Using Optimized Multiplier
    Iqbal, J. L. Mazher
    Varadarajan, S.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2013, 32 (02) : 663 - 682
  • [10] Energy Efficient Reconfigurable Fir Filter Architecture
    Quraishi, Mahvish
    Alagdeve, V. D.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 509 - 513