Fine-grained dynamic voltage and frequency scaling for precise energy and performance trade-off based on the ratio of off-chip access to on-chip computation times

被引:39
作者
Choi, K [1 ]
Soma, R [1 ]
Pedram, M [1 ]
机构
[1] Univ So Calif, Dept EE Syst, Los Angeles, CA 90089 USA
来源
DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS | 2004年
关键词
D O I
10.1109/DATE.2004.1268819
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an intra-process dynamic voltage and frequency scaling (DVFS) technique targeted toward non real-time applications running on an embedded system platform. The key idea is to make use of runtime information about the external memory access statistics in order to perform CPU voltage and frequency scaling with the goal of minimizing the energy consumption while translucently controlling the performance penalty. The proposed DVFS technique relies on dynamically-constructed regression models that allow the CPU to calculate the expected workload and slack time for the next time slot, and thus, adjust its voltage and frequency in order to save energy while meeting soft timing constraints. This is in turn achieved by estimating and exploiting the ratio of the total off-chip access time to the total on-chip computation time. The proposed technique has been implemented on an XScale-based embedded system platform and actual energy savings have been calculated by current measurements in hardware. For memory-bound programs, a CPU energy saving of more than 70% with a performance degradation of 12% was achieved. For CPU-bound programs, 15-60% CPU energy saving was achieved at the cost of 5-20% performance penalty.
引用
收藏
页码:4 / 9
页数:6
相关论文
共 15 条
  • [1] [Anonymous], P WORKSH COMPL EFF D
  • [2] Profile-based dynamic voltage scheduling using program checkpoints
    Azevedo, A
    Issenin, I
    Cornea, R
    Gupta, R
    Dutt, N
    Veidenbaum, A
    Nicolau, A
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 168 - 175
  • [3] Hennessy J. L, 2012, COMPUTER ARCHITECTUR
  • [4] Synthesis techniques for low-power hard real-time systems on variable voltage processors
    Hong, IK
    Qu, G
    Potkonjak, M
    Srivastava, MB
    [J]. 19TH IEEE REAL-TIME SYSTEMS SYMPOSIUM, PROCEEDINGS, 1998, : 178 - 187
  • [5] Hsu C.-H., 2002, DCSTR498 RUTG U
  • [6] HSU CH, 2002, P WORKSH POW AW COMP
  • [7] ISHIHARA T, 1999, P INT S LOW POW EL D, P197
  • [8] LEE S, 2000, P AS S PAC DES AUT C, P381
  • [9] MARCULESCU D, 2000, WORKSH COMPL EFF DES
  • [10] McVoy L, 1996, PROCEEDINGS OF THE USENIX 1996 ANNUAL TECHNICAL CONFERENCE, P279