Digital Background Calibration for Pipelined ADCs Based on Comparator Decision Time Quantization

被引:50
作者
Ragab, Kareem [1 ]
Chen, Long [1 ]
Sanyal, Arindam [1 ]
Sun, Nan [1 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
基金
美国国家科学基金会;
关键词
Comparator decision time; digital background calibration; pipelined analog-to-digital converters (ADCs); METASTABILITY;
D O I
10.1109/TCSII.2014.2387532
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a digital background calibration technique that embraces comparator decision time to calibrate interstage gain errors and capacitor mismatches in pipelined analog-to-digital converters (ADCs). It does not modify the original analog signal path except for the addition of a comparator decision time binary quantizer built by simple digital gates. The technique does not limit either the ADC input signal swing or bandwidth. Simulation results for a 12-bit pipelined ADC show that the proposed technique can improve the signal-to-noise-and-distortion ratio (SNDR) and the spurious-free dynamic range (SFDR) from 44 and 48 dB to 72 and 86 dB, respectively. The SNDR convergence time is less than 3 x 10(6) cycles.
引用
收藏
页码:456 / 460
页数:5
相关论文
共 13 条
[1]   A 12b, 50 MS/s, Fully Differential Zero-Crossing Based Pipelined ADC [J].
Brooks, Lane ;
Lee, Hae-Seung .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3329-3343
[2]   Background Calibration of Pipelined ADCs Via Decision Boundary Gap Estimation [J].
Brooks, Lane ;
Lee, Hae-Seung .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (10) :2969-2979
[3]  
Chen L, 2014, IEEE INT SYMP CIRC S, P2357, DOI 10.1109/ISCAS.2014.6865645
[4]   Comparator Metastability in the Presence of Noise [J].
Figueiredo, Pedro M. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (05) :1286-1299
[5]   A 10-b Ternary SAR ADC With Quantization Time Information Utilization [J].
Guerber, Jon ;
Venkatram, Hariprasath ;
Gande, Manideep ;
Waters, Allen ;
Moon, Un-Ku .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) :2604-2613
[6]   Analysis of Metastability in Pipelined ADCs [J].
Hashemi, Sedigheh ;
Razavi, Behzad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (05) :1198-1209
[7]   Background interstage gain calibration technique for pipelined ADCs [J].
Keane, JP ;
Hurst, PJ ;
Lewis, SH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) :32-43
[8]   Background calibration techniques for multistage pipelined ADCs with digital redundancy [J].
Li, JP ;
Moon, UK .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (09) :531-538
[9]   Background digital calibration techniques for pipelined ADC's [J].
Moon, UK ;
Song, BS .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (02) :102-109
[10]   A 12-bit 75-MS/s pipelined ADC using open-loop residue amplification [J].
Murmann, B ;
Boser, BE .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) :2040-2050