共 13 条
[3]
Chen L, 2014, IEEE INT SYMP CIRC S, P2357, DOI 10.1109/ISCAS.2014.6865645
[8]
Background calibration techniques for multistage pipelined ADCs with digital redundancy
[J].
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING,
2003, 50 (09)
:531-538
[9]
Background digital calibration techniques for pipelined ADC's
[J].
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING,
1997, 44 (02)
:102-109