The necesity and consequences of modeling driver and load nonlinearity in on-chip global interconnect noise verification

被引:0
作者
Feldmann, P [1 ]
机构
[1] IBM Corp, TJ Watson Res Ctr, Yorktown Hts, NY 10598 USA
来源
ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING | 2003年
关键词
D O I
10.1109/EPEP.2003.1250059
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The verification of noise in on-chip global interconnect is performed through simulation of an electrical circuit comprised of a network of coupled transmission lines, terminated by appropriate models for drivers (transmitters) and loads (receivers). The current methodology utilizes linearized models of the terminations, thus requiring only linear circuit simulations. In this study, we show that while a linear noise analysis methodology that relies on the termination model linearization is very efficient and convenient, it may result in significant loss of accuracy and/or in excessively conservative designs. We identify the situations where modeling the nonlinearity of the termination becomes a determining factor in the accuracy of the analysis. We also study the implications of adopting a fully nonlinear analysis methodology, and propose a practical compromise.
引用
收藏
页码:321 / 324
页数:4
相关论文
共 50 条
  • [41] Thermally Aware Modeling and Performance Analysis of MLGNR as On-Chip VLSI Interconnect Material
    Sharma, Himanshu
    Sandha, Karmjit Singh
    JOURNAL OF ELECTRONIC MATERIALS, 2019, 48 (08) : 4902 - 4912
  • [42] Thermally Aware Modeling and Performance Analysis of MLGNR as On-Chip VLSI Interconnect Material
    Himanshu Sharma
    Karmjit Singh Sandha
    Journal of Electronic Materials, 2019, 48 : 4902 - 4912
  • [43] Modeling the electrical effects of metal dishing due to CMP for on-chip interconnect optimization
    Chang, RZ
    Cao, Y
    Spanos, CJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (10) : 1577 - 1583
  • [44] A new on-chip interconnect crosstalk model and experimental verification fur CMOS VLSI circuit design
    Eo, Y
    Eisenstadt, WR
    Jeong, JY
    Kwon, OH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (01) : 129 - 140
  • [45] Alternate self-shielding for high-speed and reliable on-chip global interconnect
    Yuyama, Y
    Tsuchiya, A
    Kobayashi, K
    Onodera, H
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 327 - 333
  • [46] Electromagnetic modeling of switching noise in on-chip power distribution networks
    Mao, JF
    Kim, WP
    Choi, S
    Swaminathan, M
    Libous, J
    O'Connor, D
    PROCEEDINGS OF THE 8TH INTERNATIONAL CONFERENCE ON ELECTROMAGNETIC INTERFERENCE AND COMPATIBILITY, 2003, : 47 - 52
  • [47] Comprehensive Electromagnetic Modeling of On-Chip Switching Noise Generation and Coupling
    Ihm, Jae-Yong
    Chung, In Jae
    Manetas, Giorgos
    Cangellaris, Andreas
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2008, 31 (04): : 841 - 854
  • [48] Field-Based Capacitance Modeling for Sub-65-nm On-Chip Interconnect
    Zhao, Wei
    Li, Xia
    Gu, Sam
    Kang, Seung H.
    Nowak, Matthew M.
    Cao, Yu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (09) : 1862 - 1872
  • [49] Fast generation of statistically-based worst-case modeling of on-chip interconnect
    Chang, N
    Kanevsky, V
    Nakagawa, OS
    Rahmat, K
    Oh, SY
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 720 - 725
  • [50] A compact approach to on-chip interconnect heat conduction modeling using the finite element method
    Gurrum, Siva P.
    Joshi, Yogendra K.
    King, William P.
    Ramakrishna, Koneru
    Gall, Martin
    JOURNAL OF ELECTRONIC PACKAGING, 2008, 130 (03) : 0310011 - 0310018