Power optimization of delay constrained circuits

被引:0
作者
Nayak, A
Haldar, M
Banerjee, P
Chen, CH
Sarrafzadeh, M
机构
[1] Northwestern Univ, Inst Technol, L458, Evanston, IL 60208 USA
[2] Northwestern Univ, Inst Technol, L463, Evanston, IL 60208 USA
[3] Northwestern Univ, Inst Technol, L469, Evanston, IL 60208 USA
关键词
voltage scaling; gate sizing; low power; digital signal processors; short circuit power;
D O I
10.1155/2001/65638
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a framework for combining Voltage Scaling (VS) and Gate Sizing (GS) techniques for power optimizations. We introduce a fast heuristic for choosing gates for sizing and voltage scaling such that the total power is minimized under delay constraints, We also use a more accurate estimate for determining the power dissipation of the circuit by taking into account the short circuit power along with the dynamic power. A better model of the short circuit power is used which takes into account the load capacitance of the gates. Our results show that the combination of VS and GS perform better than the techniques applied in isolation. An average power reduction of 73% is obtained when decisions are taken assuming dynamic power only. In contrast, average power reduction is 77% when decisons include the short circuit power dissipation.
引用
收藏
页码:125 / 138
页数:14
相关论文
共 21 条
[1]  
Berkelaar M., 1990, P EUR DES AUT C MIER, P217
[2]  
Chandrakasan A. P., 1995, LOW POWER CMOS DIGIT
[3]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[4]  
CHEN C, 1999, INT C COMP DES, P222
[5]  
CHEN C, 2000, P INT C COMP AID DES
[6]  
CHEN C, 1999, P ICCAD, P76
[7]  
Chunhong Chen, 2000, Proceedings ASP-DAC 2000. Asia and South Pacific Design Automation Conference 2000 with EDA TechnoFair 2000. (Cat. No.00EX389), P333, DOI 10.1109/ASPDAC.2000.835120
[8]  
Cong J, 1997, 1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, P478, DOI 10.1109/ICCAD.1997.643579
[9]  
Fiduccia C., 1982, P 19 IEEE DES AUT C, P175, DOI [DOI 10.1109/DAC.1982.1585498, 10.1109/DAC.1982.1585498]
[10]  
Igarashi M, 1997, 1997 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, PROCEEDINGS, P36, DOI 10.1109/LPE.1997.621204