Test cost minimization for hybrid BIST

被引:26
作者
Jervan, G [1 ]
Peng, Z [1 ]
Ubar, R [1 ]
机构
[1] Linkoping Univ, Dept Comp & Informat Sci, SE-58183 Linkoping, Sweden
来源
IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS | 2000年
关键词
D O I
10.1109/DFTVS.2000.887168
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a hybrid BIST solution for testing systems-on-chip which combines pseudorandom lest patterns,with stored deterministic rest patterns. A method is proposed to find the optimal balance between pseudorandom and stored lest patterns to perform cove test with minimum time and memory, without losing rest quality. Two accurate algorithms are proposed for finding the optimal time-moment to stop pseudorandom test generation and to apply stored patterns. To speed lip the optimization procedure, a method is proposed for fast estimation of the expected cost for different possible solutions with very low computational cost. Experimental results have demonstrated the feasibility of the proposed approach for cost optimization of hybrid BIST.
引用
收藏
页码:283 / 291
页数:9
相关论文
共 11 条
  • [1] Brglez F., 1985, P IEEE INT S CIRC SY, P663
  • [2] FUTURE PATHS FOR INTEGER PROGRAMMING AND LINKS TO ARTIFICIAL-INTELLIGENCE
    GLOVER, F
    [J]. COMPUTERS & OPERATIONS RESEARCH, 1986, 13 (05) : 533 - 549
  • [3] HELLEBRAND S, 1992, INTERNATIONAL TEST CONFERENCE 1992 : PROCEEDINGS, P120
  • [4] Mixed-mode BIST using embedded processors
    Hellebrand, S
    Wunderlich, HJ
    Hertwig, A
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 12 (1-2): : 127 - 138
  • [5] Jervan G, 1998, MESA MG, P287
  • [6] Challenges in testing core-based system ICs
    Marinissen, EJ
    Zorian, Y
    [J]. IEEE COMMUNICATIONS MAGAZINE, 1999, 37 (06) : 104 - 109
  • [7] SUGHARA M, 2000, AUT TEST EUR C, P134
  • [8] *TALL TECHN U, 1999, TURB TEST REF MAN VE
  • [9] ZACHARIA N, 1995, 13 VLSI TEST S, P426
  • [10] Testing embedded-core based system chips
    Zorian, Y
    Marinissen, EJ
    Dey, S
    [J]. INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 130 - 143