C-testable modified-booth multipliers

被引:11
作者
Gizopoulos, D
Nikolos, D
Paschalis, A
Halatsis, C
机构
[1] UNIV PATRAS,DEPT COMP ENGG & INFORM,PATRAS 26500,GREECE
[2] UNIV ATHENS,DEPT INFORMAT,GR-15771 ATHENS,GREECE
来源
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS | 1996年 / 8卷 / 03期
关键词
design for testability; C-testability; cell fault model; iterative logic arrays; Booth multipliers; carry lookahead adders;
D O I
10.1007/BF00133387
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper the testability of modified-Booth array multipliers for standard cells based design environments is examined for first time. In such cases the structure of the cells may be unknown, thus Cell Fault Model (CFM) is adopted. Two C-testable designs are proposed. A design for an N-x x N-y. bits modified-Booth multiplier, which uses ripple carry addition at the last stage of the multiplication, is first proposed. The design requires the addition of only one extra primary input and 38 test vectors with respect to CFM. A second C-testable design is given using carry lookahead addition at the last stage which is the case of practical implementations of modified-Booth multipliers. Such a C-testable design using carry lookahead addition is for first time proposed in the open literature. This second design requires the addition of 4 extra primary inputs. One-level and two-levels carry lookahead adders, are considered. The C-testable design requires 61 test vectors for the former and 73 test vectors for the latter, respectively. The hardware and delay overheads imposed by both C-testable designs are very small and decrease when the size of the multiplier increases.
引用
收藏
页码:241 / 260
页数:20
相关论文
共 26 条
[1]  
ANNARATONE M, 1986, DIGITAL CMOS CIRCUIT
[2]  
BOOTH AD, 1951, A J MECH APPL MATH, V4, P260
[3]   TEST-GENERATION FOR ITERATIVE LOGIC-ARRAYS BASED ON AN N-CUBE OF CELL STATES MODEL [J].
CHATTERJEE, A ;
ABRAHAM, JA .
IEEE TRANSACTIONS ON COMPUTERS, 1991, 40 (10) :1133-1148
[4]  
CHATTERJEE A, 1987, P IEEE FTCS, V17, P284
[5]   ARCHITECTURE-DRIVEN SYNTHESIS TECHNIQUES FOR VLSI IMPLEMENTATION OF DSP ALGORITHMS [J].
DEMAN, H ;
CATTHOOR, F ;
GOOSSENS, G ;
VANHOOF, J ;
VANMEERBERGEN, J ;
NOTE, S ;
HUISKEN, J .
PROCEEDINGS OF THE IEEE, 1990, 78 (02) :319-335
[6]   C-TESTABILITY OF TWO-DIMENSIONAL ITERATIVE ARRAYS [J].
ELHUNI, H ;
VERGIS, A ;
KINNEY, L .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1986, 5 (04) :573-581
[7]   EASILY TESTABLE ITERATIVE SYSTEMS [J].
FRIEDMAN, AD .
IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (12) :1061-1064
[8]  
Gizopoulos D., 1994, Proceedings of the Third Asian Test Symposium (Cat. No.94TH8016), P163, DOI 10.1109/ATS.1994.367236
[9]  
Gizopoulos D., 1995, Proceedings 13th IEEE VLSI Test Symposium (Cat. No.95TH8068), P35, DOI 10.1109/VTEST.1995.512614
[10]  
HONG SJ, 1988, P FTCS, V18, P214