Accuracy-configurable Approximate Multiplier With Error Detection and Correction

被引:0
作者
Mehta, Ashutosh [1 ]
Maurya, Shivani [1 ]
Sharief, Nawaz [1 ]
Pranay, Babu M. [1 ]
Jandhyala, Srivatsava [1 ]
Purini, Suresh [1 ]
机构
[1] Int Inst Informat Technol, Ctr VLSI & Embedded Syst Technol, Hyderabad, Andhra Pradesh, India
来源
TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE | 2015年
关键词
Multiplier; Approximate Computing; Accuracy-Configurable; Error-resilient Applications;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Real-time multimedia applications which demand very low decoding delays are increasing day-by-day. To address this challenge, in error-resilient applications, many approximate computing architectures for delay critical units have been proposed. In this paper, we propose an architecture for an approximate multiplier, accuracy of which can be configured during the run-time. According to the requirement of the application, the multiplier can be configured to operate in an exact mode or in any of the approximate modes, reducing its decoding delay and the dynamic power consumed. The architecture for the proposed approximate multiplier has been synthesized and simulated using Cadence design tools. Using 16-bit multiplication, it has been demonstrated that, the pass-rate and the propagation delay of the proposed multiplier is comparable or better than most of the published inaccurate multipliers. The proposed approximate multiplier is successfully used in a JPEG conversion application and performances of different accuracy modes are compared.
引用
收藏
页数:4
相关论文
共 50 条
[21]   A Hardware- and Accuracy-Efficient Approximate Multiplier with Error Compensation for Neural Network and Image Processing Applications [J].
Sudeh Shirkavand Saleh Abad ;
Mohammad Hossein Moaiyeri .
Circuits, Systems, and Signal Processing, 2022, 41 :7057-7076
[22]   Trading Accuracy for Power with a Configurable Approximate Adder [J].
Sato, Toshinori ;
Yang, Tongxin ;
Ukezono, Tomoaki .
IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (04) :260-268
[23]   Low-Power Approximate Unsigned Multipliers With Configurable Error Recovery [J].
Jiang, Honglan ;
Liu, Cong ;
Lombardi, Fabrizio ;
Han, Jie .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (01) :189-202
[24]   Approximate Multiplier Architectures for Error Resilient Applications [J].
Kumar, Uppugunduru Anil ;
Chintakunta, Ratna Kumari ;
Kumar, Sandeep ;
Jamal, K. ;
Ahmed, Syed Ershad .
2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, :89-92
[25]   DACA: Dynamic Accuracy-Configurable Adders for Energy-Efficient Multi-Precision Computing [J].
Fan, Xuemei ;
Zhang, Tingting ;
Li, Hongwei ;
Liu, Hao ;
Lu, Shengli ;
Han, Jie .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2023, 22 :400-408
[26]   A Fine-grained Methodology for Accuracy-configurable and Energy-efficient Gaussian Filters Design [J].
Borges, Talita Alves ;
Soares, Leonardo Bandeira ;
Meinhardt, Cristina .
33RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2020), 2020,
[27]   Energy Efficient Compact Approximate Multiplier for Error-Resilient Applications [J].
Sadeghi, Ayoub ;
Rasheedi, Rami ;
Partin-Vaisband, Inna ;
Pal, Debjit .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) :4989-4993
[28]   Accuracy-Configurable 2-D Gaussian Filter Architecture for Energy-Efficient Image Processing [J].
Borges, Talita A. ;
da Rosa, Vagner S. ;
Meinhardt, Cristina ;
Soares, Leonardo B. .
IEEE DESIGN & TEST, 2022, 39 (02) :31-37
[29]   VECBEE: A Versatile Efficiency-Accuracy Configurable Batch Error Estimation Method for Greedy Approximate Logic Synthesis [J].
Su, Sanbao ;
Meng, Chang ;
Yang, Fan ;
Shen, Xiaolong ;
Ni, Leibin ;
Wu, Wei ;
Wu, Zhihang ;
Zhao, Junfeng ;
Qian, Weikang .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (11) :5085-5099
[30]   Fast approximate booth multiplier for error resilient applications [J].
George, Rachana ;
Kuruvithadam, Rose Mary ;
Sreeparvathy, S. ;
Kala, S. ;
Nalesh, S. .
INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2024, 13 (02) :95-108