Accuracy-configurable Approximate Multiplier With Error Detection and Correction

被引:0
作者
Mehta, Ashutosh [1 ]
Maurya, Shivani [1 ]
Sharief, Nawaz [1 ]
Pranay, Babu M. [1 ]
Jandhyala, Srivatsava [1 ]
Purini, Suresh [1 ]
机构
[1] Int Inst Informat Technol, Ctr VLSI & Embedded Syst Technol, Hyderabad, Andhra Pradesh, India
来源
TENCON 2015 - 2015 IEEE REGION 10 CONFERENCE | 2015年
关键词
Multiplier; Approximate Computing; Accuracy-Configurable; Error-resilient Applications;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Real-time multimedia applications which demand very low decoding delays are increasing day-by-day. To address this challenge, in error-resilient applications, many approximate computing architectures for delay critical units have been proposed. In this paper, we propose an architecture for an approximate multiplier, accuracy of which can be configured during the run-time. According to the requirement of the application, the multiplier can be configured to operate in an exact mode or in any of the approximate modes, reducing its decoding delay and the dynamic power consumed. The architecture for the proposed approximate multiplier has been synthesized and simulated using Cadence design tools. Using 16-bit multiplication, it has been demonstrated that, the pass-rate and the propagation delay of the proposed multiplier is comparable or better than most of the published inaccurate multipliers. The proposed approximate multiplier is successfully used in a JPEG conversion application and performances of different accuracy modes are compared.
引用
收藏
页数:4
相关论文
共 50 条
[11]   Configurable DSI partitioned approximate multiplier [J].
Hajizadeh, Fahimeh ;
Marvasti, Mohammadreza Binesh ;
Asghari, Seyyed Amir ;
Mollaei, Mostafa Abbas ;
Rahmani, Amir M. .
FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2021, 115 :100-114
[12]   Accuracy-Configurable Radix-4 Adder With a Dynamic Output Modification Scheme [J].
Tsai, Kun-Lin ;
Chang, Yen-Jen ;
Wang, Chien-Ho ;
Chiang, Cheng-Tse .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (08) :3328-3336
[13]   AMCAL: Approximate Multiplier With the Configurable Accuracy Levels for Image Processing and Convolutional Neural Network [J].
Zendegani, Reza ;
Safari, Saeed .
IEEE ACCESS, 2024, 12 :94135-94151
[14]   ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications [J].
Garg, Bharat ;
Sharma, G. K. .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2017, 33 (04) :479-489
[15]   ACM: An Energy-Efficient Accuracy Configurable Multiplier for Error-Resilient Applications [J].
Bharat Garg ;
G. K. Sharma .
Journal of Electronic Testing, 2017, 33 :479-489
[16]   A Dynamically Configurable Approximate Array Multiplier with Exact Mode [J].
Sato, Toshinori ;
Ukezono, Tomoaki .
2020 5TH INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION SYSTEMS (ICCCS 2020), 2020, :917-921
[17]   Compressor based hybrid approximate multiplier architectures with efficient error correction logic [J].
Uppugunduru, Anil Kumar ;
Bharadwaj, S. Vignesh ;
Ahmed, Syed Ershad .
COMPUTERS & ELECTRICAL ENGINEERING, 2022, 104
[18]   RMAC: Runtime Configurable Floating Point Multiplier for Approximate Computing [J].
Imani, Mohsen ;
Garcia, Ricardo ;
Gupta, Saransh ;
Rosing, Tajana .
PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, :67-72
[19]   A Configurable Approximate Multiplier for CNNs using Partial Product Speculation [J].
Hu, Xiaolu ;
Liu, Ao ;
Geng, Xinkuang ;
Wei, Zizhong ;
Jiang, Kai ;
Jiang, Honglan .
2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
[20]   A Hardware- and Accuracy-Efficient Approximate Multiplier with Error Compensation for Neural Network and Image Processing Applications [J].
Abad, Sudeh Shirkavand Saleh ;
Moaiyeri, Mohammad Hossein .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (12) :7057-7076