A Low-Power DSP for Wireless Communications

被引:13
作者
Lee, Hyunseok [1 ]
Chakrabarti, Chaitali [2 ]
Mudge, Trevor [3 ]
机构
[1] Kwangwoon Univ, Dept Elect & Commun Engn, Seoul 139701, South Korea
[2] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85287 USA
[3] Univ Michigan, Dept Elect Engn & Comp Sci, Ann Arbor, MI 48105 USA
基金
美国国家科学基金会;
关键词
Baseband processor; digital signal processing (DP); low power; programmable; SIMD; software-defined radio (SDR);
D O I
10.1109/TVLSI.2009.2023547
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper proposes a low-power high-throughput digital signal processor (DSP) for baseband processing in wireless terminals. It builds on our earlier architecture-Signal processing On Demand Architecture (SODA)-which is a four-processor, 32-lane SIMD machine that was optimized for WCDMA 2 Mbps and IEEE 802.11a. SODA has several shortcomings including large register file power, wasted cycles for data alignment, etc., and cannot satisfy the higher throughput and lower power requirements of emerging standards. We propose SODA-II, which addresses these problems by deploying the following schemes: operation chaining, pipelined execution of SIMD units, staggered memory access, and multicycling of computation units. Operation chaining involves chaining the primitive instructions, thereby eliminating unnecessary register file accesses and saving power. Pipe lined execution of the vector instructions through the SIMD units improves the system throughput. Staggered execution of computation units helps simplify the data alignment networks. It is implemented in conjunction with multicycling so that the computation units are busy most of the time. The proposed architecture is evaluated with an in-house architecture emulator which uses component-level area and power models built with Synopsys and Artisan tools. Our results show that for WCDMA 2 Mbps, the proposed architecture uses two processors and consumes only 120 mW while SODA uses four processors and consumes 210 mW when implemented in 0.13-mu m technology and clocked at 300 MHz.
引用
收藏
页码:1310 / 1322
页数:13
相关论文
共 18 条
[1]  
[Anonymous], P INT SOL STAT CIRC
[2]   The M5 simulator: Modeling networked systems [J].
Binkert, Nathan L. ;
Dreslinski, Ronald G. ;
Hsu, Lisa R. ;
Lim, Kevin T. ;
Saidi, Ali G. ;
Reinhardt, Steven K. .
IEEE MICRO, 2006, 26 (04) :52-60
[3]  
BLUETHGEN HM, 2004, SDR TECH C PROD EXP
[4]  
CHUN A, 2004, CIRC SYST S EM TECHN
[5]  
Duller A, 2003, CONCUR SYST ENGN SER, V61, P125
[6]   The TigerSHARC DSP architecture [J].
Fridman, J ;
Greenfield, Z .
IEEE MICRO, 2000, 20 (01) :66-76
[7]   A software-defined communications baseband design [J].
Glossner, J ;
Iancu, D ;
Lu, J ;
Hokenek, E ;
Moudgill, M .
IEEE COMMUNICATIONS MAGAZINE, 2003, 41 (01) :120-128
[8]  
Holma Harri., 2000, WCDMA UMTS RADIO ACC
[9]  
Hunter H. C., 2003, P 2003 INT C COMP AR, P159
[10]  
KNOWLES S, 2005, IEE CAMBR BRANCH SEM