Concurrent error detection in semi-systolic dual basis multiplier over GF(2m) using self-checking alternating logic

被引:7
作者
Chiou, C. W. [1 ]
Liang, W. -Y. [2 ]
Chang, H. W. [2 ]
Lin, J. -M. [3 ]
Lee, C. -Y. [4 ]
机构
[1] Ching Yun Univ, Dept Comp Sci & Informat Engn, Chungli 320, Taiwan
[2] Natl Taipei Univ Technol, Dept Comp Sci & Informat Engn, Taipei 106, Taiwan
[3] Feng Chia Univ, Dept Informat Engn & Comp Sci, Taichung 407, Taiwan
[4] Lunghwa Univ Sci & Technol, Dept Comp Informat & Network Engn, Tao Yuan 333, Taiwan
关键词
BIT-SERIAL MULTIPLICATION; PARALLEL MULTIPLIERS; ARRAY MULTIPLIERS; POWER ANALYSIS; FINITE-FIELDS; ARCHITECTURES; EXPONENTIATION; CONSTRUCTION; DESIGN;
D O I
10.1049/iet-cds.2009.0243
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multiplication is one of the most important finite field arithmetic operations in cryptographic computations. Recently, the attacks of fault-based cryptanalysis have been a critical threat to both symmetrical and asymmetrical cryptosystems. To prevent such kind of attacks, masking faulty signals and outputting only correct ciphers would be a feasible solution, especially suitable for finite field multiplication. Therefore a novel dual basis multiplier in GF(2(m)) with concurrent error detection capability using self-checking alternating logic is presented. The new self-checking alternating logic dual basis multiplier saves about 67% space complexity as compared with other existing dual basis multiplier with concurrent error detection capability that uses the parity checking method. The proposed dual basis multiplier takes almost as low as one extra clock cycle to achieve concurrent error detection capability. Furthermore, any existing faults in fault model are ensured to be detectable through at least one input in the authors' proposed scheme.
引用
收藏
页码:382 / 391
页数:10
相关论文
empty
未找到相关数据