An FPGA-Based Hardware Emulator for Neuromorphic Chip With RRAM

被引:33
作者
Luo, Tao [1 ]
Wang, Xuan [1 ]
Qu, Chuping [1 ]
Lee, Matthew Kay Fei [1 ]
Tang, Wai Teng [1 ]
Wong, Weng-Fai [2 ]
Goh, Rick Siow Mong [1 ]
机构
[1] Agcy Sci Technol & Res, Inst High Performance Comp, Singapore, Singapore
[2] Natl Univ Singapore, Sch Comp, Singapore, Singapore
关键词
Neurons; Neuromorphics; Hardware; Memristors; Biological neural networks; Emulation; Field-programmable gate array (FPGA) emulation; neuromorphic computing; RRAM; spiking neural network (SNN); STATISTICAL FLUCTUATIONS; NEURAL-NETWORKS; CIRCUIT; DEVICE; SYSTEM;
D O I
10.1109/TCAD.2018.2889670
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Neuromorphic chip with RRAM devices has been demonstrated as a promising computing platform for neural network-based applications. By directly mapping the weight matrices of neural networks onto RRAM-based crossbar arrays, high energy, and area efficiency can be achieved. However, the design of an RRAM-based neuromorphic chip faces many constraints due to the variability and limitations of RRAM. Simulation and emulation can help in the design of a neuromorphic chip prior to fabrication. However, software-based chip simulation on CPU is slow, especially for large-scale network-on-chip (NoC)-based chip design. In this paper, we present a hardware emulator on field-programmable gate array (FPGA) for an RRAM-based neuromorphic chip. Our emulator supports the emulation of static and dynamic variation of the RRAM-based crossbars used in the neural cores of a neuromorphic chip. Furthermore, an NoC is also implemented on FPGA to emulate the communication between the neural cores. Using the emulator, we show that effects, such as RRAM write and read noise and stuck-at faults affect the accuracy of an application on a neuromorphic chip. We also demonstrate the utility of the emulator in investigating NoC topologies, routing buffer depths, and neural core mappings.
引用
收藏
页码:438 / 450
页数:13
相关论文
共 44 条
[1]   True North: Design and Tool Flow of a 65 mW 1 Million Neuron Programmable Neurosynaptic Chip [J].
Akopyan, Filipp ;
Sawada, Jun ;
Cassidy, Andrew ;
Alvarez-Icaza, Rodrigo ;
Arthur, John ;
Merolla, Paul ;
Imam, Nabil ;
Nakamura, Yutaka ;
Datta, Pallab ;
Nam, Gi-Joon ;
Taba, Brian ;
Beakes, Michael ;
Brezzo, Bernard ;
Kuang, Jente B. ;
Manohar, Rajit ;
Risk, William P. ;
Jackson, Bryan ;
Modha, Dharmendra S. .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (10) :1537-1557
[2]   Statistical Fluctuations in HfOx Resistive-Switching Memory: Part II-Random Telegraph Noise [J].
Ambrogio, Stefano ;
Balatti, Simone ;
Cubeta, Antonio ;
Calderoni, Alessandro ;
Ramaswamy, Nirmal ;
Ielmini, Daniele .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (08) :2920-2927
[3]   Statistical Fluctuations in HfOx Resistive-Switching Memory: Part I - Set/Reset Variability [J].
Ambrogio, Stefano ;
Balatti, Simone ;
Cubeta, Antonio ;
Calderoni, Alessandro ;
Ramaswamy, Nirmal ;
Ielmini, Daniele .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (08) :2912-2919
[4]  
[Anonymous], 2014, ARXIV NEURAL EVOLUTI
[5]  
[Anonymous], 2004, Neural Networks
[6]  
[Anonymous], 2010, MNIST HANDWRITTEN DI
[7]   A Hybrid CMOS-Memristor Neuromorphic Synapse [J].
Azghadi, Mostafa Rahimi ;
Linares-Barranco, Bernabe ;
Abbott, Derek ;
Leong, Philip H. W. .
IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2017, 11 (02) :434-445
[8]   Neurogrid: A Mixed-Analog-Digital Multichip System for Large-Scale Neural Simulations [J].
Benjamin, Ben Varkey ;
Gao, Peiran ;
McQuinn, Emmett ;
Choudhary, Swadesh ;
Chandrasekaran, Anand R. ;
Bussat, Jean-Marie ;
Alvarez-Icaza, Rodrigo ;
Arthur, John V. ;
Merolla, Paul A. ;
Boahen, Kwabena .
PROCEEDINGS OF THE IEEE, 2014, 102 (05) :699-716
[9]  
Beuler Marcel, 2012, Artificial Neural Networks and Machine Learning - ICANN 2012. Proceedings of the 22nd International Conference on Artificial Neural Networks, P97, DOI 10.1007/978-3-642-33269-2_13
[10]   Scalable Hierarchical Network-on-Chip Architecture for Spiking Neural Network Hardware Implementations [J].
Carrillo, Snaider ;
Harkin, Jim ;
McDaid, Liam J. ;
Morgan, Fearghal ;
Pande, Sandeep ;
Cawley, Seamus ;
McGinley, Brian .
IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2013, 24 (12) :2451-2461