A phase interpolator for sub-1V and high frequency for clock and data recovery

被引:4
作者
Cheng, Kuo-Hsing [1 ]
Tseng, Pei-Kai [1 ]
Lo, Yu-Lung [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jhongli, Taiwan
来源
2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4 | 2007年
关键词
D O I
10.1109/ICECS.2007.4511005
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is more complicated for high speed clock and data recovery (CDR) to achieve low bit error rate (BER). It requires the high speed and resolution interpolator with regard to phase interpolator (PI) type CDR. The proposed architecture provides a low voltage, especially for sub-1V and high speed with higher power efficiency, and applies for CDR in PCI-EXPRESS II Compared to the conventional architecture, the phase error has been improved 55.5%, the frequency has upgraded 21%, and eventually the power efficiency of proposed work has been enhanced 30%. Therefore, the high resolutions of phase interpolator in the proposed architecture would he suitable for CDR.
引用
收藏
页码:363 / 366
页数:4
相关论文
共 11 条
[1]   An all-digital data recovery circuit optimization using Matlab/Simulink [J].
Ahmed, SI ;
Kwasniewski, TA .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :4485-4488
[2]  
[Anonymous], PCI EXPR ARCH
[3]  
Garlepp B., 1999, IEEE J SOLID STATE C, V34
[4]  
JIANG YM, 2003, COMPACT PHASE INTERP
[5]  
KODAMA H, 2004, CUST INT CIRC C 1 12
[6]  
KREIENKAMP R, 2005, IEEE J SOLID STATE C, V40
[7]  
MIKE YH, 2006, IEEE J SOLID STATE C, V41
[8]   A 50-mW/ch 2.5-Gb/s/ch data recovery circuit for the SFI-5 interface with digital eye-tracking [J].
Miki, Y ;
Saito, T ;
Yamashita, H ;
Yuki, F ;
Baba, T ;
Koyama, A ;
Sonehara, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (04) :613-621
[9]  
*PCI SIG, 2005, PCI EXPR 2 0 BAS SPE
[10]  
*PCI SIG, PCI PCI X