FPGA implementation of an OFDM-based WLAN receiver

被引:13
作者
Jose Canet, Maria [1 ]
Valls, Javier [1 ]
Almenar, Vicenc [1 ]
Marin-Roig, Jose [1 ]
机构
[1] Univ Politecn Valencia, Inst Telecomunicac & Aplicac Multimedia, Gandia 46730, Spain
关键词
WLAN receiver; OFDM; Synchronization; FPGA; INNER RECEIVER; SYSTEMS; SYNCHRONIZATION; ALGORITHM;
D O I
10.1016/j.micpro.2011.11.004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper deals with the design and implementation on FPGA of a receiver for OFDM-based WLAN. The circuit is particularized for IEEE 802.11a/g standards. The system includes frame detection, time and frequency synchronization, demodulation, equalization and phase tracking. The algorithms to be implemented for each task are selected taking into account performance, hardware cost and latency. Also, a fixed point analysis is made for each algorithm. Our objective is to maintain the PER loss below 0.5 dB for a PER = 10(-2), 64-QAM and error correction. The whole system is composed of two main blocks (correlator and CORDIC) that are reused in different time intervals to perform all the necessary operations, so the required hardware resources are minimized. To verify it, the receiver is physically implemented and tested. (C) 2012 Elsevier B.V. All rights reserved.
引用
收藏
页码:232 / 244
页数:13
相关论文
共 17 条
[1]   Efficient mapping of CORDIC algorithm for OFDM-based WLAN [J].
Angarita, F. ;
Canet, M. J. ;
Sansaloni, T. ;
Perez-Pascual, A. ;
Valls, J. .
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (02) :181-191
[2]  
[Anonymous], 2001, OFDM Wireless LANs: A Theoretical and Practical Guide
[3]  
[Anonymous], 2003, 80211G IEEE
[4]  
[Anonymous], 1999, IEEE Std. 802.11a
[5]  
Canet M.J., 2005, P 13 EUR C SIGN PROC
[6]  
Canet M.J., 2004, ISCCSP 2004 HAMM TUN
[7]   Time synchronisation for OFDM-based WLAN systems [J].
Chang, SC ;
Kelley, B .
ELECTRONICS LETTERS, 2003, 39 (13) :1024-1026
[8]   A single-chip 802.11a MAC/PHY with a 32-b RISC processor [J].
Fujisawa, T ;
Hasegawa, J ;
Tsuchie, K ;
Shiozawa, T ;
Fujita, T ;
Saito, T ;
Unekawa, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (11) :2001-2009
[9]   Performance analysis of Viterbi decoder using channel state information in COFDM system [J].
Lee, WC ;
Park, HM ;
Kang, KJ ;
Kim, KB .
IEEE TRANSACTIONS ON BROADCASTING, 1998, 44 (04) :488-496
[10]  
MELBO J, 1998, CHANNEL MODELS HIPER