Automated Analog Circuit Design and Chip Layout Tool

被引:0
作者
Farag, Fathi A. [2 ]
Ibrahim, Mohamed F. [1 ]
Shehata, Mohammed A. [1 ]
机构
[1] Zagazig Univ, Fac Engn, Elect & Commun Engn Dept, Zagazig, Egypt
[2] Higher Inst Engn & Technol, Zagazig, Egypt
来源
2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS) | 2015年
关键词
tool; analog; automated; design; layout; SYSTEMS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a software program for automatic circuit and chip synthesis. The proposed program is suitable for automatic design and Layout generation for the repeated modules circuits. The program outcome is a netlist file compatible with spice for simulation. The proposed program can be employed for automatic full custom chip layout design. The developed system is started form the low level circuit hierarchy level (bottom to post). The matrix-ROM system is an example of repeated cells circuit (0/MOST & one/no MOST). An audio signal can be stored in the ROM by processing it to digital form (1's & 0's) with signal conditioning. The netlist file is generated by using the proposed program and simulated. The simulation result is verified with the original circuit response. The proposed tool then generates a silicon chip layout file from the audio binary signal file automatically.
引用
收藏
页码:482 / 485
页数:4
相关论文
共 13 条
  • [1] [Anonymous], 2012, INT J ENG RES APPL I
  • [2] CAD Tools for Hardware Implementation of Embedded Fuzzy Systems on FPGAs
    Brox, Maria
    Sanchez-Solano, Santiago
    del Toro, Ernesto
    Brox, Piedad
    Moreno-Velo, Francisco J.
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2013, 9 (03) : 1635 - 1644
  • [3] Faramarzi Farrokh, 2012, Intelligent Robotics and Applications. Proceedings of the 5th International Conference, ICIRA 2012, P1, DOI 10.1007/978-3-642-33509-9_1
  • [4] Keating M., 2002, REUSE METHODOLOGY MA
  • [5] Design of mixed-signal systems-on-a-chip
    Kundert, K
    Chang, H
    Jefferies, D
    Lamant, G
    Malavasi, E
    Sendig, F
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (12) : 1561 - 1571
  • [6] Methodology for designing and verifying switched-capacitor sample and hold circuits used in data converters
    Mohammed, Mahmood
    Kawar, Sanad
    Abugharbieh, Khaldoon
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (04) : 252 - 262
  • [7] Bluetooth transceiver design and simulation with VHDL-AMS
    Sida, M
    Ahola, R
    Wallner, D
    [J]. IEEE CIRCUITS & DEVICES, 2003, 19 (02): : 11 - 14
  • [8] [No title captured]
  • [9] [No title captured]
  • [10] [No title captured]