Impact of line-edge roughness on FinFET matching performance

被引:116
作者
Baravelli, Ernanuele [1 ]
Dixit, Abhisek
Rooyackers, Rita
Jurczak, Malgorzata
Speciale, Nicolo
De Meyer, Kristin
机构
[1] IMEC Leuven, B-3001 Louvain, Belgium
[2] Univ Bologna, Adv Res Ctr Elect Syst Informat & Commun Technol, I-40136 Bologna, Italy
[3] Katholieke Univ Leuven, Dept Elect Engn ESAT, B-3001 Louvain, Belgium
[4] Univ Bologna, DEIS, I-40136 Bologna, Italy
关键词
CMOS technology; FinFET; fully depleted; silicon-on-insulator (FDSOI); line-edge roughness (LER); spacer-defined mpatterning; transistor matching;
D O I
10.1109/TED.2007.902166
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As a result of CMOS scaling, the critical dimension (CD) of integrated circuits has been shrinking. At sub-45 nm nodes, in which FinFET is a viable device architecture, line-edge roughness (LER) in current Si-based technologies forms a significant fraction of the line CD. In such cases, analyzing the impact of LER on FinFET performance is vital for meeting various device specifications. The impact of LER on the matching performance of FinFETs is investigated through statistical device simulations, comparing the relative importance of fin- and gate-LER. Fin-LER is shown to significantly degrade FinFET matching performance under DC and transient operations. Combining our device simulation results with experimental data, it is shown that fin-LER will dominate the intra-bit-cell stochastic mismatch in FinFET static random access memories at the LSTP-32-nm node. The electrical performance of spacer-defined fin (SDF) and resist-defined fin (RDF) patterning technologies has been compared. It is shown that, with respect to RDF patterning, the spacer-defined process has the potential to improve FinFET matching performance by 90%.
引用
收藏
页码:2466 / 2474
页数:9
相关论文
共 27 条
[1]   Layout density analysis of FinFETs [J].
Anil, KG ;
Henson, K ;
Biesemans, S ;
Collaert, N .
ESSDERC 2003: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2003, :139-142
[2]  
[Anonymous], VLSI S JUN
[3]  
[Anonymous], 2005, INT TECHNOLOGY ROADM
[4]   Random dopant induced threshold voltage lowering and fluctuations in sub-0.1 μm MOSFET's:: A 3-D "atomistic" simulation study [J].
Asenov, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (12) :2505-2513
[5]   Intrinsic parameter fluctuations in decananometer MOSFETs introduced by gate line edge roughness [J].
Asenov, A ;
Kaya, S ;
Brown, AR .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (05) :1254-1260
[6]  
BARAVELLI E, 2007, P EXT ABS SIL NAN WO, P23
[7]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[8]   A single-bead decode strategy using electrospray ionization mass spectrometry and a new photolabile linker: 3-Amino-3-(2-nitrophenyl)propionic acid [J].
Brown, BB ;
Wagner, DS ;
Geysen, HM .
MOLECULAR DIVERSITY, 1995, 1 (01) :4-12
[9]  
Cathignol A, 2006, PROC EUR S-STATE DEV, P379
[10]  
Cheng B, 2006, PROC EUR S-STATE DEV, P258