Practical timing analysis of asynchronous circuits using time separation of events

被引:4
作者
Chakraborty, S [1 ]
Yun, KY [1 ]
Dill, DL [1 ]
机构
[1] Stanford Univ, Comp Syst Lab, Stanford, CA 94305 USA
来源
IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS | 1998年
关键词
D O I
10.1109/CICC.1998.695017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a unified technique for timing verification and performance analysis of complex asynchronous circuits designed with implicit timing assumptions. We model interacting asynchronous controllers and datapath elements using timing constraint graphs. Performance metrics and circuit timing constraints to be checked are formulated as time separations between appropriate events. Time separations between all pairs of events are then efficiently computed in a single pass. We present results of analyzing a real asynchronous differential equation solver chip [7] using our proposed technique, thereby demonstrating the practicality of our approach.
引用
收藏
页码:455 / 458
页数:4
相关论文
empty
未找到相关数据