Impact of DFE Error Propagation on FEC-Based High-Speed I/O Links

被引:0
|
作者
Narasimha, Rajan [1 ,2 ]
Warke, Nirmal [2 ]
Shanbhag, Naresh [1 ]
机构
[1] Univ Illinois, ECE Dept, Coordinated Sci Lab, Urbana, IL 61801 USA
[2] Texas Instrument, DSPS R&D Ctr, Dallas, TX USA
来源
GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8 | 2009年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Modern state-of-the-art I/O links today rely exclusively upon a high SNR channel and an equalization-based inner transceiver to achieve a BER of 10(-15). The equalizer typically consists of a transmit pre-emphasis driver for pre-cursor equalization and a receive DFE for post-cursor cancellation. Recently, forward error-correction (FEC) coding has been proposed to improve the BER and reduce power in high-speed I/O links. However, error-propagation in the DFE is a significant issue affecting code performance. The link performance is also tied to FEC implementation parameters like degree of parallelism. This paper presents a framework for analyzing the impact of DFE burst errors and implementation parameters on end-to-end link performance. For 10.3125Gb/s transmission through a channel with 19dB loss at Nyquist rate and serial FEC implementation, we find that a code rate r = 0.8 gives the best ISI penalty vs coding gain trade-off, and a codeword length of 750 bits is necessary to meet target performance. Further, it is observed that the performance of burst error correction codes does not necessarily improve with codeword length, i.e., there is an BER-optimal block length at a given code rate.
引用
收藏
页码:5836 / +
页数:2
相关论文
共 50 条
  • [41] High-Speed Hardware Architecture Based on Error Detection for KECCAK
    Mestiri, Hassen
    Barraj, Imen
    MICROMACHINES, 2023, 14 (06)
  • [42] Accurate high-speed propagation prediction method based on measurement
    Wang, SW
    Zhu, QP
    Zhou, W
    Yang, Y
    2004 3RD INTERNATIONAL CONFERENCE ON COMPUTATIONAL ELECTROMAGNETICS AND ITS APPLICATIONS, PROCEEDINGS, 2004, : 449 - 452
  • [43] Modeling for Nonlinear High-speed Links Based on Deep Learning Method
    Chu, Xiuqin
    Li, Jingxiang
    Li, Xiaosong
    Wang, Jun
    Li, Yushan
    2019 12TH INTERNATIONAL WORKSHOP ON THE ELECTROMAGNETIC COMPATIBILITY OF INTEGRATED CIRCUITS (EMC COMPO 2019), 2019, : 16 - 18
  • [44] Design of an active-inductor-based termination circuit for high-speed I/O
    Lee, Yen-Sung Michael
    Mirabbasi, Shahriar
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3061 - 3064
  • [45] Measuring and Controlling of Analog signal Based on High-speed I/O port of PLC
    Ma, Hongtao
    Wang, Xiaojun
    Zhou, FenPing
    2009 INTERNATIONAL CONFERENCE ON MEASURING TECHNOLOGY AND MECHATRONICS AUTOMATION, VOL III, 2009, : 393 - 395
  • [46] An asynchronous PRBS error checker for testing high-speed self-clocked serial links
    Roine, PT
    ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, : 133 - 141
  • [47] A High-Speed Asynchronous Data I/O Method for HEPS
    Fu, Shiyuan
    Wang, Lu
    Cheng, Yaodong
    Hu, Yu
    Liu, Rui
    Wang, Lei
    Wang, Shuang
    Liu, Jianli
    Sun, Haokai
    Qi, Fazhi
    26TH INTERNATIONAL CONFERENCE ON COMPUTING IN HIGH ENERGY AND NUCLEAR PHYSICS, CHEP 2023, 2024, 295
  • [48] Special Section on High-Speed I/O Channels Foreword
    Beyene, Wendem T.
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 235 - 236
  • [49] Modeling and Analyzing the Performance of High-Speed Packet I/O
    Xuesong Li
    Fengyuan Ren
    Bailong Yang
    TsinghuaScienceandTechnology, 2021, 26 (04) : 426 - 439
  • [50] Modeling and Analyzing the Performance of High-Speed Packet I/O
    Li, Xuesong
    Ren, Fengyuan
    Yang, Bailong
    TSINGHUA SCIENCE AND TECHNOLOGY, 2021, 26 (04) : 426 - 439