Impact of DFE Error Propagation on FEC-Based High-Speed I/O Links

被引:0
|
作者
Narasimha, Rajan [1 ,2 ]
Warke, Nirmal [2 ]
Shanbhag, Naresh [1 ]
机构
[1] Univ Illinois, ECE Dept, Coordinated Sci Lab, Urbana, IL 61801 USA
[2] Texas Instrument, DSPS R&D Ctr, Dallas, TX USA
来源
GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8 | 2009年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Modern state-of-the-art I/O links today rely exclusively upon a high SNR channel and an equalization-based inner transceiver to achieve a BER of 10(-15). The equalizer typically consists of a transmit pre-emphasis driver for pre-cursor equalization and a receive DFE for post-cursor cancellation. Recently, forward error-correction (FEC) coding has been proposed to improve the BER and reduce power in high-speed I/O links. However, error-propagation in the DFE is a significant issue affecting code performance. The link performance is also tied to FEC implementation parameters like degree of parallelism. This paper presents a framework for analyzing the impact of DFE burst errors and implementation parameters on end-to-end link performance. For 10.3125Gb/s transmission through a channel with 19dB loss at Nyquist rate and serial FEC implementation, we find that a code rate r = 0.8 gives the best ISI penalty vs coding gain trade-off, and a codeword length of 750 bits is necessary to meet target performance. Further, it is observed that the performance of burst error correction codes does not necessarily improve with codeword length, i.e., there is an BER-optimal block length at a given code rate.
引用
收藏
页码:5836 / +
页数:2
相关论文
共 50 条
  • [21] HIGH-SPEED CMOS I/O BUFFER CIRCUITS
    ISHIBE, M
    OTAKA, S
    TAKEDA, J
    TANAKA, S
    TOYOSHIMA, Y
    TAKATSUKA, S
    SHIMIZU, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 671 - 673
  • [22] HIGH-SPEED CMOS I/O BUFFER CIRCUITS
    ISHIBE, M
    OTAKA, S
    TAKEDA, J
    TANAKA, S
    TOYOSHIMA, Y
    TAKATSUKA, S
    SHIMIZU, S
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 569 - 571
  • [23] Power analysis for high-speed I/O transmitters
    Hatamkhani, H
    Yang, CKK
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 142 - 145
  • [24] I/O COMPUTERS BOOST HIGH-SPEED ACQUISITION
    SONSINO, S
    CONTROL AND INSTRUMENTATION, 1987, 19 (04): : 65 - 65
  • [25] High-Speed Contactless I/O for Computing Devices
    Thakkar, C.
    Jaussi, J.
    Casper, B.
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [26] Precursor ISI reduction in high-speed I/O
    Ren, Jihong
    Lee, Haechang
    Lin, Q.
    Leibowitz, Brian
    Chen, E-Hung
    Oh, Dan
    Lambrecht, Frank
    Stojanovic, Vladimir
    Yang, Chih-Kong Ken
    Zerbe, Jared
    2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, : 134 - 135
  • [27] OPTICAL I/O FOR HIGH-SPEED CMOS SYSTEMS
    FRIED, JA
    OPTICAL ENGINEERING, 1986, 25 (10) : 1132 - 1141
  • [28] Bit error rate estimation for improving jitter testing of high-speed serial links
    Hong, Dongwoo
    Cheng, Kwang-Ting
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 294 - +
  • [29] Design of Energy-Efficient High-Speed Links via Forward Error Correction
    Narasimha, Rajan
    Shanbhag, Naresh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (05) : 359 - 363
  • [30] A Zonotoped Macromodeling for Eye-Diagram Verification of High-Speed I/O Links With Jitter and Parameter Variations
    Ni, Leibin
    Manoj, Sai P. D.
    Song, Yang
    Gu, Chenjie
    Yu, Hao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (06) : 1040 - 1051