Impact of DFE Error Propagation on FEC-Based High-Speed I/O Links

被引:0
|
作者
Narasimha, Rajan [1 ,2 ]
Warke, Nirmal [2 ]
Shanbhag, Naresh [1 ]
机构
[1] Univ Illinois, ECE Dept, Coordinated Sci Lab, Urbana, IL 61801 USA
[2] Texas Instrument, DSPS R&D Ctr, Dallas, TX USA
来源
GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8 | 2009年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Modern state-of-the-art I/O links today rely exclusively upon a high SNR channel and an equalization-based inner transceiver to achieve a BER of 10(-15). The equalizer typically consists of a transmit pre-emphasis driver for pre-cursor equalization and a receive DFE for post-cursor cancellation. Recently, forward error-correction (FEC) coding has been proposed to improve the BER and reduce power in high-speed I/O links. However, error-propagation in the DFE is a significant issue affecting code performance. The link performance is also tied to FEC implementation parameters like degree of parallelism. This paper presents a framework for analyzing the impact of DFE burst errors and implementation parameters on end-to-end link performance. For 10.3125Gb/s transmission through a channel with 19dB loss at Nyquist rate and serial FEC implementation, we find that a code rate r = 0.8 gives the best ISI penalty vs coding gain trade-off, and a codeword length of 750 bits is necessary to meet target performance. Further, it is observed that the performance of burst error correction codes does not necessarily improve with codeword length, i.e., there is an BER-optimal block length at a given code rate.
引用
收藏
页码:5836 / +
页数:2
相关论文
共 50 条
  • [1] Energy-Efficient Performance Budgeting in FEC-Based High-Speed I/O Links
    Narasimha, Rajan Lakshmi
    Shanbhag, Naresh
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2009, : 41 - 44
  • [2] Statistical Post-FEC BER Estimation of High-Speed Serial Links Subject to DFE Error Propagation
    Chen, Zhuo
    Song, Kezhu
    Zhu, Chengyang
    Zou, Dongwei
    Xu, Yuecheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [3] Modeling and Analysis of High-Speed I/O Links
    Balamurugan, Ganesh
    Casper, Bryan
    Jaussi, James E.
    Mansuri, Mozhgan
    O'Mahony, Frank
    Kennedy, Joseph
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (02): : 237 - 247
  • [4] Forward Error Correction for High-Speed I/O
    Narasimha, Rajan Lakshmi
    Shanbhag, Naresh
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 1513 - 1517
  • [5] Impact of DFE Error Propagation and Precoding on FEC Performance for PAM4 Link Systems
    Zhang, Geoff
    Huang, Min
    Wu, Daniel
    Zhang, Hongtao
    Liu, Zao
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING 2018 (ICITEE '18), 2018,
  • [6] Model Predictive Control Equalization for High-Speed I/O Links
    Suleiman, Amr
    Sredojevic, Ranko
    Stojanovic, Vladimir
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (02) : 371 - 381
  • [7] Adaptive Techniques for Joint Optimization of XTC and DFE Loop Gain in High-Speed I/O
    Oh, Taehyoun
    Harjani, Ramesh
    ETRI JOURNAL, 2015, 37 (05) : 906 - 916
  • [8] Improved SD-FEC with multi-tap error-tracking DFE with partial unrolling in high-speed IM/DD systems
    赵雪
    张静
    周家豪
    王晨烨
    马正雨
    胡少华
    许渤
    邱昆
    Chinese Optics Letters, 2025, 23 (01) : 30 - 35
  • [9] Challenges in Post-Silicon Validation of High-Speed I/O Links
    Gu, Chenjie
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 547 - 550
  • [10] A high-speed blind DFE equalizer using an error feedback filter for QAM modems
    Lee, JH
    Park, WH
    Hong, JH
    Sunwoo, MH
    Kim, KH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 464 - 467